BC3450.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555
  1. /*
  2. * -- Version 1.1 --
  3. *
  4. * (C) Copyright 2003-2005
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * (C) Copyright 2004-2005
  8. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  9. *
  10. * (C) Copyright 2005
  11. * Stefan Strobl, GERSYS GmbH, stefan.strobl@gersys.de.
  12. *
  13. * History:
  14. * 1.1 - add define CONFIG_ZERO_BOOTDELAY_CHECK
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. /*
  37. * High Level Configuration Options
  38. */
  39. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  40. #define CONFIG_MPC5200 1 /* (more precisely a MPC5200 CPU) */
  41. #define CONFIG_TQM5200 1 /* ... on a TQM5200 module */
  42. #define CONFIG_BC3450 1 /* ... on a BC3450 mainboard */
  43. #define CONFIG_BC3450_PS2 1 /* + a PS/2 converter onboard */
  44. #define CONFIG_BC3450_IDE 1 /* + IDE drives (Compact Flash) */
  45. #define CONFIG_BC3450_USB 1 /* + USB support */
  46. # define CONFIG_FAT 1 /* + FAT support */
  47. # define CONFIG_EXT2 1 /* + EXT2 support */
  48. #undef CONFIG_BC3450_BUZZER /* + Buzzer onboard */
  49. #undef CONFIG_BC3450_CAN /* + CAN transceiver */
  50. #undef CONFIG_BC3450_DS1340 /* + a RTC DS1340 onboard */
  51. #undef CONFIG_BC3450_DS3231 /* + a RTC DS3231 onboard tbd */
  52. #undef CONFIG_BC3450_AC97 /* + AC97 on PSC2, tbd */
  53. #define CONFIG_BC3450_FP 1 /* + enable FP O/P */
  54. #undef CONFIG_BC3450_CRT /* + enable CRT O/P (Debug only!) */
  55. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  56. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  57. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  58. /*
  59. * Serial console configuration
  60. */
  61. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  62. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  63. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  64. /*
  65. * AT-PS/2 Multiplexer
  66. */
  67. #ifdef CONFIG_BC3450_PS2
  68. # define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  69. # define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  70. # define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
  71. # define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
  72. # define CONFIG_BOARD_EARLY_INIT_R
  73. #endif /* CONFIG_BC3450_PS2 */
  74. /*
  75. * PCI Mapping:
  76. * 0x40000000 - 0x4fffffff - PCI Memory
  77. * 0x50000000 - 0x50ffffff - PCI IO Space
  78. */
  79. # define CONFIG_PCI 1
  80. # define CONFIG_PCI_PNP 1
  81. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  82. #define CONFIG_PCI_MEM_BUS 0x40000000
  83. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  84. #define CONFIG_PCI_MEM_SIZE 0x10000000
  85. #define CONFIG_PCI_IO_BUS 0x50000000
  86. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  87. #define CONFIG_PCI_IO_SIZE 0x01000000
  88. #define CONFIG_NET_MULTI 1
  89. /*#define CONFIG_EEPRO100 XXX - FIXME: conflicts when CONFIG_MII is enabled */
  90. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  91. #define CONFIG_NS8382X 1
  92. /*
  93. * Video console
  94. */
  95. # define CONFIG_VIDEO
  96. # define CONFIG_VIDEO_SM501
  97. # define CONFIG_VIDEO_SM501_32BPP
  98. # define CONFIG_CFB_CONSOLE
  99. # define CONFIG_VIDEO_LOGO
  100. # define CONFIG_VGA_AS_SINGLE_DEVICE
  101. # define CONFIG_CONSOLE_EXTRA_INFO /* display Board/Device-Infos */
  102. # define CONFIG_VIDEO_SW_CURSOR
  103. # define CONFIG_SPLASH_SCREEN
  104. # define CFG_CONSOLE_IS_IN_ENV
  105. /*
  106. * Partitions
  107. */
  108. #define CONFIG_MAC_PARTITION
  109. #define CONFIG_DOS_PARTITION
  110. #define CONFIG_ISO_PARTITION
  111. /*
  112. * USB
  113. */
  114. #ifdef CONFIG_BC3450_USB
  115. # define CONFIG_USB_OHCI
  116. # define CONFIG_USB_STORAGE
  117. #endif /* CONFIG_BC3450_USB */
  118. /*
  119. * POST support
  120. */
  121. #define CONFIG_POST (CFG_POST_MEMORY | \
  122. CFG_POST_CPU | \
  123. CFG_POST_I2C)
  124. #ifdef CONFIG_POST
  125. /* preserve space for the post_word at end of on-chip SRAM */
  126. # define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  127. #endif /* CONFIG_POST */
  128. /*
  129. * BOOTP options
  130. */
  131. #define CONFIG_BOOTP_BOOTFILESIZE
  132. #define CONFIG_BOOTP_BOOTPATH
  133. #define CONFIG_BOOTP_GATEWAY
  134. #define CONFIG_BOOTP_HOSTNAME
  135. /*
  136. * Command line configuration.
  137. */
  138. #include <config_cmd_default.h>
  139. #define CONFIG_CMD_ASKENV
  140. #define CONFIG_CMD_DATE
  141. #define CONFIG_CMD_DHCP
  142. #define CONFIG_CMD_ECHO
  143. #define CONFIG_CMD_EEPROM
  144. #define CONFIG_CMD_I2C
  145. #define CONFIG_CMD_JFFS2
  146. #define CONFIG_CMD_MII
  147. #define CONFIG_CMD_NFS
  148. #define CONFIG_CMD_PING
  149. #define CONFIG_CMD_REGINFO
  150. #define CONFIG_CMD_SNTP
  151. #define CONFIG_CMD_BSP
  152. #ifdef CONFIG_VIDEO
  153. #define CONFIG_CMD_BMP
  154. #endif
  155. #ifdef CONFIG_BC3450_IDE
  156. #define CONFIG_CMD_IDE
  157. #endif
  158. #if defined(CONFIG_BC3450_IDE) || defined(CONFIG_BC3450_USB)
  159. #ifdef CONFIG_FAT
  160. #define CONFIG_CMD_FAT
  161. #endif
  162. #ifdef CONFIG_EXT2
  163. #define CONFIG_CMD_EXT2
  164. #endif
  165. #endif
  166. #ifdef CONFIG_BC3450_USB
  167. #define CONFIG_CMD_USB
  168. #endif
  169. #ifdef CONFIG_PCI
  170. #define CONFIG_CMD_PCI
  171. #endif
  172. #ifdef CONFIG_POST
  173. #define CONFIG_CMD_DIAG
  174. #endif
  175. #define CONFIG_TIMESTAMP /* display image timestamps */
  176. #if (TEXT_BASE == 0xFC000000) /* Boot low */
  177. # define CFG_LOWBOOT 1
  178. #endif
  179. /*
  180. * Autobooting
  181. */
  182. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  183. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  184. #define CONFIG_PREBOOT "echo;" \
  185. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  186. "echo;"
  187. #undef CONFIG_BOOTARGS
  188. #define CONFIG_EXTRA_ENV_SETTINGS \
  189. "netdev=eth0\0" \
  190. "ipaddr=192.168.1.10\0" \
  191. "serverip=192.168.1.3\0" \
  192. "netmask=255.255.255.0\0" \
  193. "hostname=bc3450\0" \
  194. "rootpath=/opt/eldk/ppc_6xx\0" \
  195. "kernel_addr=fc0a0000\0" \
  196. "ramdisk_addr=fc1c0000\0" \
  197. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  198. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  199. "nfsroot=$(serverip):$(rootpath)\0" \
  200. "ideargs=setenv bootargs root=/dev/hda2 ro\0" \
  201. "addip=setenv bootargs $(bootargs) " \
  202. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  203. ":$(hostname):$(netdev):off panic=1\0" \
  204. "addcons=setenv bootargs $(bootargs) " \
  205. "console=ttyS0,$(baudrate) console=tty0\0" \
  206. "flash_self=run ramargs addip addcons;" \
  207. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  208. "flash_nfs=run nfsargs addip addcons; bootm $(kernel_addr)\0" \
  209. "net_nfs=tftp 200000 $(bootfile); " \
  210. "run nfsargs addip addcons; bootm\0" \
  211. "ide_nfs=run nfsargs addip addcons; " \
  212. "disk 200000 0:1; bootm\0" \
  213. "ide_ide=run ideargs addip addcons; " \
  214. "disk 200000 0:1; bootm\0" \
  215. "usb_self=run usbload; run ramargs addip addcons; " \
  216. "bootm 200000 400000\0" \
  217. "usbload=usb reset; usb scan; usbboot 200000 0:1; " \
  218. "usbboot 400000 0:2\0" \
  219. "bootfile=uImage\0" \
  220. "load=tftp 200000 $(u-boot)\0" \
  221. "u-boot=u-boot.bin\0" \
  222. "update=protect off FC000000 FC05FFFF;" \
  223. "erase FC000000 FC05FFFF;" \
  224. "cp.b 200000 FC000000 $(filesize);" \
  225. "protect on FC000000 FC05FFFF\0" \
  226. ""
  227. #define CONFIG_BOOTCOMMAND "run flash_self"
  228. /*
  229. * IPB Bus clocking configuration.
  230. */
  231. #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  232. /*
  233. * PCI Bus clocking configuration
  234. *
  235. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  236. * CFG_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  237. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  238. */
  239. #if defined(CFG_IPBCLK_EQUALS_XLBCLK)
  240. # define CFG_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  241. #endif
  242. /*
  243. * I2C configuration
  244. */
  245. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  246. #define CFG_I2C_MODULE 2 /* Select I2C module #2 */
  247. /*
  248. * I2C clock frequency
  249. *
  250. * Please notice, that the resulting clock frequency could differ from the
  251. * configured value. This is because the I2C clock is derived from system
  252. * clock over a frequency divider with only a few divider values. U-boot
  253. * calculates the best approximation for CFG_I2C_SPEED. However the calculated
  254. * approximation allways lies below the configured value, never above.
  255. */
  256. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  257. #define CFG_I2C_SLAVE 0x7F
  258. /*
  259. * EEPROM configuration for I²C EEPROM M24C32
  260. * M24C64 should work also. For other EEPROMs config should be verified.
  261. *
  262. * The TQM5200 module may hold an EEPROM at address 0x50.
  263. */
  264. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x (TQM) */
  265. #define CFG_I2C_EEPROM_ADDR_LEN 2
  266. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  267. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
  268. /*
  269. * RTC configuration
  270. */
  271. #if defined (CONFIG_BC3450_DS1340) && !defined (CONFIG_BC3450_DS3231)
  272. # define CONFIG_RTC_M41T11 1
  273. # define CFG_I2C_RTC_ADDR 0x68
  274. #else
  275. # define CONFIG_RTC_MPC5200 1 /* use MPC5200 internal RTC */
  276. # define CONFIG_BOARD_EARLY_INIT_R
  277. #endif
  278. /*
  279. * Flash configuration
  280. */
  281. #define CFG_FLASH_BASE TEXT_BASE /* 0xFC000000 */
  282. /* use CFI flash driver if no module variant is spezified */
  283. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  284. #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  285. #define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
  286. #define CFG_FLASH_EMPTY_INFO
  287. #define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
  288. #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  289. #undef CFG_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
  290. #if !defined(CFG_LOWBOOT)
  291. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00760000 + 0x00800000)
  292. #else /* CFG_LOWBOOT */
  293. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
  294. #endif /* CFG_LOWBOOT */
  295. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  296. (= chip selects) */
  297. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  298. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  299. /* Dynamic MTD partition support */
  300. #define CONFIG_JFFS2_CMDLINE
  301. #define MTDIDS_DEFAULT "nor0=TQM5200-0"
  302. #define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
  303. "1408k(kernel)," \
  304. "2m(initrd)," \
  305. "4m(small-fs)," \
  306. "16m(big-fs)," \
  307. "8m(misc)"
  308. /*
  309. * Environment settings
  310. */
  311. #define CFG_ENV_IS_IN_FLASH 1
  312. #define CFG_ENV_SIZE 0x10000
  313. #define CFG_ENV_SECT_SIZE 0x20000
  314. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  315. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  316. /*
  317. * Memory map
  318. */
  319. #define CFG_MBAR 0xF0000000
  320. #define CFG_SDRAM_BASE 0x00000000
  321. #define CFG_DEFAULT_MBAR 0x80000000
  322. /* Use ON-Chip SRAM until RAM will be available */
  323. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  324. #ifdef CONFIG_POST
  325. /* preserve space for the post_word at end of on-chip SRAM */
  326. # define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  327. #else
  328. # define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  329. #endif /*CONFIG_POST*/
  330. #define CFG_GBL_DATA_SIZE 128 /* Bytes reserved for initial data */
  331. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  332. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  333. #define CFG_MONITOR_BASE TEXT_BASE
  334. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  335. # define CFG_RAMBOOT 1
  336. #endif
  337. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  338. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  339. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  340. /*
  341. * Ethernet configuration
  342. *
  343. * Define CONFIG_FEC10MBIT to force FEC at 10MBIT
  344. */
  345. #define CONFIG_MPC5xxx_FEC 1
  346. #undef CONFIG_FEC_10MBIT
  347. #define CONFIG_PHY_ADDR 0x00
  348. /*
  349. * GPIO configuration on BC3450
  350. *
  351. * PSC1: UART1 (Service-UART) [0x xxxxxxx4]
  352. * PSC2: UART2 [0x xxxxxx4x]
  353. * or: AC/97 if CONFIG_BC3450_AC97 [0x xxxxxx2x]
  354. * PSC3: USB2 [0x xxxxx1xx]
  355. * USB: UART4(ext.)/UART5(int.) [0x xxxx2xxx]
  356. * (this has to match
  357. * CONFIG_USB_CONFIG which is
  358. * used by usb_ohci.c to set
  359. * the USB ports)
  360. * Eth: 10/100Mbit Ethernet [0x xxx0xxxx]
  361. * (this is reset to '5'
  362. * in FEC driver: fec.c)
  363. * PSC6: UART6 (int. to PS/2 contr.) [0x xx5xxxxx]
  364. * ATA/CS: ??? [0x x1xxxxxx]
  365. * FIXME! UM Fig 2-10 suggests [0x x0xxxxxx]
  366. * CS1: Use Pin gpio_wkup_6 as second
  367. * SDRAM chip select (mem_cs1)
  368. * Timer: CAN2 / SPI
  369. * I2C: CAN1 / I²C2 [0x bxxxxxxx]
  370. */
  371. #ifdef CONFIG_BC3450_AC97
  372. # define CFG_GPS_PORT_CONFIG 0xb1502124
  373. #else /* PSC2=UART2 */
  374. # define CFG_GPS_PORT_CONFIG 0xb1502144
  375. #endif
  376. /*
  377. * Miscellaneous configurable options
  378. */
  379. #define CFG_LONGHELP /* undef to save memory */
  380. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  381. #if defined(CONFIG_CMD_KGDB)
  382. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  383. #else
  384. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  385. #endif
  386. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  387. #define CFG_MAXARGS 16 /* max no of command args */
  388. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Arg. Buffer Size */
  389. #define CFG_ALT_MEMTEST /* Enable an alternative, */
  390. /* more extensive mem test */
  391. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  392. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  393. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  394. #define CFG_HZ 1000 /* dec freq: 1ms ticks */
  395. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  396. #if defined(CONFIG_CMD_KGDB)
  397. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  398. #endif
  399. /*
  400. * Enable loopw command.
  401. */
  402. #define CONFIG_LOOPW
  403. /*
  404. * Various low-level settings
  405. */
  406. #if defined(CONFIG_MPC5200)
  407. # define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  408. # define CFG_HID0_FINAL HID0_ICE
  409. #else
  410. # define CFG_HID0_INIT 0
  411. # define CFG_HID0_FINAL 0
  412. #endif
  413. #define CFG_BOOTCS_START CFG_FLASH_BASE
  414. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  415. #ifdef CFG_PCICLK_EQUALS_IPBCLK_DIV2
  416. # define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  417. #else
  418. # define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  419. #endif
  420. #define CFG_CS0_START CFG_FLASH_BASE
  421. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  422. /* automatic configuration of chip selects */
  423. #ifdef CONFIG_TQM5200
  424. # define CONFIG_LAST_STAGE_INIT
  425. #endif /* CONFIG_TQM5200 */
  426. /*
  427. * SRAM - Do not map below 2 GB in address space, because this area is used
  428. * for SDRAM autosizing.
  429. */
  430. #ifdef CONFIG_TQM5200
  431. # define CFG_CS2_START 0xE5000000
  432. # define CFG_CS2_SIZE 0x100000 /* 1 MByte */
  433. # define CFG_CS2_CFG 0x0004D930
  434. #endif /* CONFIG_TQM5200 */
  435. /*
  436. * Grafic controller - Do not map below 2 GB in address space, because this
  437. * area is used for SDRAM autosizing.
  438. */
  439. #ifdef CONFIG_TQM5200
  440. # define SM501_FB_BASE 0xE0000000
  441. # define CFG_CS1_START (SM501_FB_BASE)
  442. # define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
  443. # define CFG_CS1_CFG 0x8F48FF70
  444. # define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
  445. #endif /* CONFIG_TQM5200 */
  446. #define CFG_CS_BURST 0x00000000
  447. #define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for */
  448. /* flash and SM501 */
  449. #define CFG_RESET_ADDRESS 0xff000000
  450. /*
  451. * USB stuff
  452. */
  453. #define CONFIG_USB_CLOCK 0x0001BBBB
  454. #define CONFIG_USB_CONFIG 0x00002000 /* we're using Port 2 */
  455. /*
  456. * IDE/ATA stuff Supports IDE harddisk
  457. */
  458. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  459. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  460. #undef CONFIG_IDE_LED /* LED for ide not supported */
  461. #define CONFIG_IDE_RESET /* reset for ide supported */
  462. #define CONFIG_IDE_PREINIT
  463. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  464. #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  465. #define CFG_ATA_IDE0_OFFSET 0x0000
  466. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  467. /* Offset for data I/O */
  468. #define CFG_ATA_DATA_OFFSET (0x0060)
  469. /* Offset for normal register accesses */
  470. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  471. /* Offset for alternate registers */
  472. #define CFG_ATA_ALT_OFFSET (0x005C)
  473. /* Interval between registers */
  474. #define CFG_ATA_STRIDE 4
  475. #endif /* __CONFIG_H */