mx35pdk.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. /*
  2. * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
  3. *
  4. * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/io.h>
  26. #include <asm/errno.h>
  27. #include <asm/arch/imx-regs.h>
  28. #include <asm/arch/crm_regs.h>
  29. #include <asm/arch/mx35_pins.h>
  30. #include <asm/arch/iomux.h>
  31. #include <i2c.h>
  32. #include <pmic.h>
  33. #include <fsl_pmic.h>
  34. #include <mmc.h>
  35. #include <fsl_esdhc.h>
  36. #include <mc9sdz60.h>
  37. #include <mc13892.h>
  38. #include <linux/types.h>
  39. #include <asm/gpio.h>
  40. #include <asm/arch/sys_proto.h>
  41. #include <netdev.h>
  42. #ifndef CONFIG_BOARD_LATE_INIT
  43. #error "CONFIG_BOARD_LATE_INIT must be set for this board"
  44. #endif
  45. #ifndef CONFIG_BOARD_EARLY_INIT_F
  46. #error "CONFIG_BOARD_EARLY_INIT_F must be set for this board"
  47. #endif
  48. DECLARE_GLOBAL_DATA_PTR;
  49. int dram_init(void)
  50. {
  51. u32 size1, size2;
  52. size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
  53. size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  54. gd->ram_size = size1 + size2;
  55. return 0;
  56. }
  57. void dram_init_banksize(void)
  58. {
  59. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  60. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  61. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  62. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  63. }
  64. static void setup_iomux_i2c(void)
  65. {
  66. int pad;
  67. /* setup pins for I2C1 */
  68. mxc_request_iomux(MX35_PIN_I2C1_CLK, MUX_CONFIG_SION);
  69. mxc_request_iomux(MX35_PIN_I2C1_DAT, MUX_CONFIG_SION);
  70. pad = (PAD_CTL_HYS_SCHMITZ | PAD_CTL_PKE_ENABLE \
  71. | PAD_CTL_PUE_PUD | PAD_CTL_ODE_OpenDrain);
  72. mxc_iomux_set_pad(MX35_PIN_I2C1_CLK, pad);
  73. mxc_iomux_set_pad(MX35_PIN_I2C1_DAT, pad);
  74. }
  75. static void setup_iomux_spi(void)
  76. {
  77. mxc_request_iomux(MX35_PIN_CSPI1_MOSI, MUX_CONFIG_SION);
  78. mxc_request_iomux(MX35_PIN_CSPI1_MISO, MUX_CONFIG_SION);
  79. mxc_request_iomux(MX35_PIN_CSPI1_SS0, MUX_CONFIG_SION);
  80. mxc_request_iomux(MX35_PIN_CSPI1_SS1, MUX_CONFIG_SION);
  81. mxc_request_iomux(MX35_PIN_CSPI1_SCLK, MUX_CONFIG_SION);
  82. }
  83. static void setup_iomux_fec(void)
  84. {
  85. int pad;
  86. /* setup pins for FEC */
  87. mxc_request_iomux(MX35_PIN_FEC_TX_CLK, MUX_CONFIG_FUNC);
  88. mxc_request_iomux(MX35_PIN_FEC_RX_CLK, MUX_CONFIG_FUNC);
  89. mxc_request_iomux(MX35_PIN_FEC_RX_DV, MUX_CONFIG_FUNC);
  90. mxc_request_iomux(MX35_PIN_FEC_COL, MUX_CONFIG_FUNC);
  91. mxc_request_iomux(MX35_PIN_FEC_RDATA0, MUX_CONFIG_FUNC);
  92. mxc_request_iomux(MX35_PIN_FEC_TDATA0, MUX_CONFIG_FUNC);
  93. mxc_request_iomux(MX35_PIN_FEC_TX_EN, MUX_CONFIG_FUNC);
  94. mxc_request_iomux(MX35_PIN_FEC_MDC, MUX_CONFIG_FUNC);
  95. mxc_request_iomux(MX35_PIN_FEC_MDIO, MUX_CONFIG_FUNC);
  96. mxc_request_iomux(MX35_PIN_FEC_TX_ERR, MUX_CONFIG_FUNC);
  97. mxc_request_iomux(MX35_PIN_FEC_RX_ERR, MUX_CONFIG_FUNC);
  98. mxc_request_iomux(MX35_PIN_FEC_CRS, MUX_CONFIG_FUNC);
  99. mxc_request_iomux(MX35_PIN_FEC_RDATA1, MUX_CONFIG_FUNC);
  100. mxc_request_iomux(MX35_PIN_FEC_TDATA1, MUX_CONFIG_FUNC);
  101. mxc_request_iomux(MX35_PIN_FEC_RDATA2, MUX_CONFIG_FUNC);
  102. mxc_request_iomux(MX35_PIN_FEC_TDATA2, MUX_CONFIG_FUNC);
  103. mxc_request_iomux(MX35_PIN_FEC_RDATA3, MUX_CONFIG_FUNC);
  104. mxc_request_iomux(MX35_PIN_FEC_TDATA3, MUX_CONFIG_FUNC);
  105. pad = (PAD_CTL_DRV_3_3V | PAD_CTL_PUE_PUD | PAD_CTL_ODE_CMOS | \
  106. PAD_CTL_DRV_NORMAL | PAD_CTL_SRE_SLOW);
  107. mxc_iomux_set_pad(MX35_PIN_FEC_TX_CLK, pad | PAD_CTL_HYS_SCHMITZ | \
  108. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  109. mxc_iomux_set_pad(MX35_PIN_FEC_RX_CLK, pad | PAD_CTL_HYS_SCHMITZ | \
  110. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  111. mxc_iomux_set_pad(MX35_PIN_FEC_RX_DV, pad | PAD_CTL_HYS_SCHMITZ | \
  112. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  113. mxc_iomux_set_pad(MX35_PIN_FEC_COL, pad | PAD_CTL_HYS_SCHMITZ | \
  114. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  115. mxc_iomux_set_pad(MX35_PIN_FEC_RDATA0, pad | PAD_CTL_HYS_SCHMITZ | \
  116. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  117. mxc_iomux_set_pad(MX35_PIN_FEC_TDATA0, pad | PAD_CTL_HYS_CMOS | \
  118. PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
  119. mxc_iomux_set_pad(MX35_PIN_FEC_TX_EN, pad | PAD_CTL_HYS_CMOS | \
  120. PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
  121. mxc_iomux_set_pad(MX35_PIN_FEC_MDC, pad | PAD_CTL_HYS_CMOS | \
  122. PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
  123. mxc_iomux_set_pad(MX35_PIN_FEC_MDIO, pad | PAD_CTL_HYS_SCHMITZ | \
  124. PAD_CTL_PKE_ENABLE | PAD_CTL_22K_PU);
  125. mxc_iomux_set_pad(MX35_PIN_FEC_TX_ERR, pad | PAD_CTL_HYS_CMOS | \
  126. PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
  127. mxc_iomux_set_pad(MX35_PIN_FEC_RX_ERR, pad | PAD_CTL_HYS_SCHMITZ | \
  128. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  129. mxc_iomux_set_pad(MX35_PIN_FEC_CRS, pad | PAD_CTL_HYS_SCHMITZ | \
  130. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  131. mxc_iomux_set_pad(MX35_PIN_FEC_RDATA1, pad | PAD_CTL_HYS_SCHMITZ | \
  132. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  133. mxc_iomux_set_pad(MX35_PIN_FEC_TDATA1, pad | PAD_CTL_HYS_CMOS | \
  134. PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
  135. mxc_iomux_set_pad(MX35_PIN_FEC_RDATA2, pad | PAD_CTL_HYS_SCHMITZ | \
  136. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  137. mxc_iomux_set_pad(MX35_PIN_FEC_TDATA2, pad | PAD_CTL_HYS_CMOS | \
  138. PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
  139. mxc_iomux_set_pad(MX35_PIN_FEC_RDATA3, pad | PAD_CTL_HYS_SCHMITZ | \
  140. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  141. mxc_iomux_set_pad(MX35_PIN_FEC_TDATA3, pad | PAD_CTL_HYS_CMOS | \
  142. PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
  143. }
  144. int board_early_init_f(void)
  145. {
  146. struct ccm_regs *ccm =
  147. (struct ccm_regs *)IMX_CCM_BASE;
  148. /* enable clocks */
  149. writel(readl(&ccm->cgr0) |
  150. MXC_CCM_CGR0_EMI_MASK |
  151. MXC_CCM_CGR0_EDIO_MASK |
  152. MXC_CCM_CGR0_EPIT1_MASK,
  153. &ccm->cgr0);
  154. writel(readl(&ccm->cgr1) |
  155. MXC_CCM_CGR1_FEC_MASK |
  156. MXC_CCM_CGR1_GPIO1_MASK |
  157. MXC_CCM_CGR1_GPIO2_MASK |
  158. MXC_CCM_CGR1_GPIO3_MASK |
  159. MXC_CCM_CGR1_I2C1_MASK |
  160. MXC_CCM_CGR1_I2C2_MASK |
  161. MXC_CCM_CGR1_IPU_MASK,
  162. &ccm->cgr1);
  163. /* Setup NAND */
  164. __raw_writel(readl(&ccm->rcsr) | MXC_CCM_RCSR_NFC_FMS, &ccm->rcsr);
  165. setup_iomux_i2c();
  166. setup_iomux_fec();
  167. setup_iomux_spi();
  168. return 0;
  169. }
  170. int board_init(void)
  171. {
  172. gd->bd->bi_arch_number = MACH_TYPE_MX35_3DS; /* board id for linux */
  173. /* address of boot parameters */
  174. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  175. return 0;
  176. }
  177. static inline int pmic_detect(void)
  178. {
  179. unsigned int id;
  180. struct pmic *p = get_pmic();
  181. pmic_reg_read(p, REG_IDENTIFICATION, &id);
  182. id = (id >> 6) & 0x7;
  183. if (id == 0x7)
  184. return 1;
  185. return 0;
  186. }
  187. u32 get_board_rev(void)
  188. {
  189. int rev;
  190. rev = pmic_detect();
  191. return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
  192. }
  193. int board_late_init(void)
  194. {
  195. u8 val;
  196. u32 pmic_val;
  197. struct pmic *p;
  198. pmic_init();
  199. if (pmic_detect()) {
  200. p = get_pmic();
  201. mxc_request_iomux(MX35_PIN_WATCHDOG_RST, MUX_CONFIG_SION |
  202. MUX_CONFIG_ALT1);
  203. pmic_reg_read(p, REG_SETTING_0, &pmic_val);
  204. pmic_reg_write(p, REG_SETTING_0,
  205. pmic_val | VO_1_30V | VO_1_50V);
  206. pmic_reg_read(p, REG_MODE_0, &pmic_val);
  207. pmic_reg_write(p, REG_MODE_0, pmic_val | VGEN3EN);
  208. mxc_request_iomux(MX35_PIN_COMPARE, MUX_CONFIG_GPIO);
  209. mxc_iomux_set_input(MUX_IN_GPIO1_IN_5, INPUT_CTL_PATH0);
  210. gpio_direction_output(37, 1);
  211. }
  212. val = mc9sdz60_reg_read(MC9SDZ60_REG_GPIO_1) | 0x04;
  213. mc9sdz60_reg_write(MC9SDZ60_REG_GPIO_1, val);
  214. mdelay(200);
  215. val = mc9sdz60_reg_read(MC9SDZ60_REG_RESET_1) & 0x7F;
  216. mc9sdz60_reg_write(MC9SDZ60_REG_RESET_1, val);
  217. mdelay(200);
  218. val |= 0x80;
  219. mc9sdz60_reg_write(MC9SDZ60_REG_RESET_1, val);
  220. /* Print board revision */
  221. printf("Board: MX35 PDK %d.0\n", ((get_board_rev() >> 8) + 1) & 0x0F);
  222. return 0;
  223. }
  224. int board_eth_init(bd_t *bis)
  225. {
  226. int rc = -ENODEV;
  227. #if defined(CONFIG_SMC911X)
  228. rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
  229. #endif
  230. cpu_eth_init(bis);
  231. return rc;
  232. }
  233. #if defined(CONFIG_FSL_ESDHC)
  234. struct fsl_esdhc_cfg esdhc_cfg = {MMC_SDHC1_BASE_ADDR};
  235. int board_mmc_init(bd_t *bis)
  236. {
  237. /* configure pins for SDHC1 only */
  238. mxc_request_iomux(MX35_PIN_SD1_CMD, MUX_CONFIG_FUNC);
  239. mxc_request_iomux(MX35_PIN_SD1_CLK, MUX_CONFIG_FUNC);
  240. mxc_request_iomux(MX35_PIN_SD1_DATA0, MUX_CONFIG_FUNC);
  241. mxc_request_iomux(MX35_PIN_SD1_DATA1, MUX_CONFIG_FUNC);
  242. mxc_request_iomux(MX35_PIN_SD1_DATA2, MUX_CONFIG_FUNC);
  243. mxc_request_iomux(MX35_PIN_SD1_DATA3, MUX_CONFIG_FUNC);
  244. return fsl_esdhc_initialize(bis, &esdhc_cfg);
  245. }
  246. int board_mmc_getcd(struct mmc *mmc)
  247. {
  248. return !(mc9sdz60_reg_read(MC9SDZ60_REG_DES_FLAG) & 0x4);
  249. }
  250. #endif