mpc8572ds.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591
  1. /*
  2. * Copyright 2007-2008 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <miiphy.h>
  33. #include <libfdt.h>
  34. #include <fdt_support.h>
  35. #include <tsec.h>
  36. #include "../common/pixis.h"
  37. #include "../common/sgmii_riser.h"
  38. long int fixed_sdram(void);
  39. int checkboard (void)
  40. {
  41. puts ("Board: MPC8572DS ");
  42. #ifdef CONFIG_PHYS_64BIT
  43. puts ("(36-bit addrmap) ");
  44. #endif
  45. printf ("Sys ID: 0x%02x, "
  46. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x\n",
  47. in8(PIXIS_BASE + PIXIS_ID), in8(PIXIS_BASE + PIXIS_VER),
  48. in8(PIXIS_BASE + PIXIS_PVER));
  49. return 0;
  50. }
  51. phys_size_t initdram(int board_type)
  52. {
  53. phys_size_t dram_size = 0;
  54. puts("Initializing....");
  55. #ifdef CONFIG_SPD_EEPROM
  56. dram_size = fsl_ddr_sdram();
  57. #else
  58. dram_size = fixed_sdram();
  59. #endif
  60. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  61. dram_size *= 0x100000;
  62. puts(" DDR: ");
  63. return dram_size;
  64. }
  65. #if !defined(CONFIG_SPD_EEPROM)
  66. /*
  67. * Fixed sdram init -- doesn't use serial presence detect.
  68. */
  69. phys_size_t fixed_sdram (void)
  70. {
  71. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  72. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  73. uint d_init;
  74. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  75. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  76. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  77. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  78. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  79. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  80. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  81. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  82. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  83. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  84. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  85. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  86. #if defined (CONFIG_DDR_ECC)
  87. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  88. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  89. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  90. #endif
  91. asm("sync;isync");
  92. udelay(500);
  93. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  94. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  95. d_init = 1;
  96. debug("DDR - 1st controller: memory initializing\n");
  97. /*
  98. * Poll until memory is initialized.
  99. * 512 Meg at 400 might hit this 200 times or so.
  100. */
  101. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  102. udelay(1000);
  103. }
  104. debug("DDR: memory initialized\n\n");
  105. asm("sync; isync");
  106. udelay(500);
  107. #endif
  108. return 512 * 1024 * 1024;
  109. }
  110. #endif
  111. #ifdef CONFIG_PCIE1
  112. static struct pci_controller pcie1_hose;
  113. #endif
  114. #ifdef CONFIG_PCIE2
  115. static struct pci_controller pcie2_hose;
  116. #endif
  117. #ifdef CONFIG_PCIE3
  118. static struct pci_controller pcie3_hose;
  119. #endif
  120. int first_free_busno=0;
  121. #ifdef CONFIG_PCI
  122. void pci_init_board(void)
  123. {
  124. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  125. uint devdisr = gur->devdisr;
  126. uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  127. uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  128. debug (" pci_init_board: devdisr=%x, io_sel=%x, host_agent=%x\n",
  129. devdisr, io_sel, host_agent);
  130. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
  131. printf (" eTSEC1 is in sgmii mode.\n");
  132. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  133. printf (" eTSEC2 is in sgmii mode.\n");
  134. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  135. printf (" eTSEC3 is in sgmii mode.\n");
  136. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
  137. printf (" eTSEC4 is in sgmii mode.\n");
  138. #ifdef CONFIG_PCIE3
  139. {
  140. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;
  141. struct pci_controller *hose = &pcie3_hose;
  142. int pcie_ep = (host_agent == 0) || (host_agent == 3) ||
  143. (host_agent == 5) || (host_agent == 6);
  144. int pcie_configured = (io_sel == 0x7);
  145. struct pci_region *r = hose->regions;
  146. u32 temp32;
  147. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){
  148. printf ("\n PCIE3 connected to ULI as %s (base address %x)",
  149. pcie_ep ? "End Point" : "Root Complex",
  150. (uint)pci);
  151. if (pci->pme_msg_det) {
  152. pci->pme_msg_det = 0xffffffff;
  153. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  154. }
  155. printf ("\n");
  156. /* inbound */
  157. r += fsl_pci_setup_inbound_windows(r);
  158. /* outbound memory */
  159. pci_set_region(r++,
  160. CONFIG_SYS_PCIE3_MEM_BUS,
  161. CONFIG_SYS_PCIE3_MEM_PHYS,
  162. CONFIG_SYS_PCIE3_MEM_SIZE,
  163. PCI_REGION_MEM);
  164. /* outbound io */
  165. pci_set_region(r++,
  166. CONFIG_SYS_PCIE3_IO_BUS,
  167. CONFIG_SYS_PCIE3_IO_PHYS,
  168. CONFIG_SYS_PCIE3_IO_SIZE,
  169. PCI_REGION_IO);
  170. hose->region_count = r - hose->regions;
  171. hose->first_busno=first_free_busno;
  172. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  173. fsl_pci_init(hose);
  174. first_free_busno=hose->last_busno+1;
  175. printf (" PCIE3 on bus %02x - %02x\n",
  176. hose->first_busno,hose->last_busno);
  177. /*
  178. * Activate ULI1575 legacy chip by performing a fake
  179. * memory access. Needed to make ULI RTC work.
  180. * Device 1d has the first on-board memory BAR.
  181. */
  182. pci_hose_read_config_dword(hose, PCI_BDF(2, 0x1d, 0 ),
  183. PCI_BASE_ADDRESS_1, &temp32);
  184. if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
  185. void *p = pci_mem_to_virt(PCI_BDF(2, 0x1d, 0),
  186. temp32, 4, 0);
  187. debug(" uli1572 read to %p\n", p);
  188. in_be32(p);
  189. }
  190. } else {
  191. printf (" PCIE3: disabled\n");
  192. }
  193. }
  194. #else
  195. gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */
  196. #endif
  197. #ifdef CONFIG_PCIE2
  198. {
  199. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
  200. struct pci_controller *hose = &pcie2_hose;
  201. int pcie_ep = (host_agent == 2) || (host_agent == 4) ||
  202. (host_agent == 6) || (host_agent == 0);
  203. int pcie_configured = (io_sel == 0x3) || (io_sel == 0x7);
  204. struct pci_region *r = hose->regions;
  205. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)){
  206. printf ("\n PCIE2 connected to Slot 1 as %s (base address %x)",
  207. pcie_ep ? "End Point" : "Root Complex",
  208. (uint)pci);
  209. if (pci->pme_msg_det) {
  210. pci->pme_msg_det = 0xffffffff;
  211. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  212. }
  213. printf ("\n");
  214. /* inbound */
  215. r += fsl_pci_setup_inbound_windows(r);
  216. /* outbound memory */
  217. pci_set_region(r++,
  218. CONFIG_SYS_PCIE2_MEM_BUS,
  219. CONFIG_SYS_PCIE2_MEM_PHYS,
  220. CONFIG_SYS_PCIE2_MEM_SIZE,
  221. PCI_REGION_MEM);
  222. /* outbound io */
  223. pci_set_region(r++,
  224. CONFIG_SYS_PCIE2_IO_BUS,
  225. CONFIG_SYS_PCIE2_IO_PHYS,
  226. CONFIG_SYS_PCIE2_IO_SIZE,
  227. PCI_REGION_IO);
  228. hose->region_count = r - hose->regions;
  229. hose->first_busno=first_free_busno;
  230. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  231. fsl_pci_init(hose);
  232. first_free_busno=hose->last_busno+1;
  233. printf (" PCIE2 on bus %02x - %02x\n",
  234. hose->first_busno,hose->last_busno);
  235. } else {
  236. printf (" PCIE2: disabled\n");
  237. }
  238. }
  239. #else
  240. gur->devdisr |= MPC85xx_DEVDISR_PCIE2; /* disable */
  241. #endif
  242. #ifdef CONFIG_PCIE1
  243. {
  244. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  245. struct pci_controller *hose = &pcie1_hose;
  246. int pcie_ep = (host_agent <= 1) || (host_agent == 4) ||
  247. (host_agent == 5);
  248. int pcie_configured = (io_sel == 0x2) || (io_sel == 0x3) ||
  249. (io_sel == 0x7) || (io_sel == 0xb) ||
  250. (io_sel == 0xc) || (io_sel == 0xf);
  251. struct pci_region *r = hose->regions;
  252. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  253. printf ("\n PCIE1 connected to Slot 2 as %s (base address %x)",
  254. pcie_ep ? "End Point" : "Root Complex",
  255. (uint)pci);
  256. if (pci->pme_msg_det) {
  257. pci->pme_msg_det = 0xffffffff;
  258. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  259. }
  260. printf ("\n");
  261. /* inbound */
  262. r += fsl_pci_setup_inbound_windows(r);
  263. /* outbound memory */
  264. pci_set_region(r++,
  265. CONFIG_SYS_PCIE1_MEM_BUS,
  266. CONFIG_SYS_PCIE1_MEM_PHYS,
  267. CONFIG_SYS_PCIE1_MEM_SIZE,
  268. PCI_REGION_MEM);
  269. /* outbound io */
  270. pci_set_region(r++,
  271. CONFIG_SYS_PCIE1_IO_BUS,
  272. CONFIG_SYS_PCIE1_IO_PHYS,
  273. CONFIG_SYS_PCIE1_IO_SIZE,
  274. PCI_REGION_IO);
  275. hose->region_count = r - hose->regions;
  276. hose->first_busno=first_free_busno;
  277. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  278. fsl_pci_init(hose);
  279. first_free_busno=hose->last_busno+1;
  280. printf(" PCIE1 on bus %02x - %02x\n",
  281. hose->first_busno,hose->last_busno);
  282. } else {
  283. printf (" PCIE1: disabled\n");
  284. }
  285. }
  286. #else
  287. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  288. #endif
  289. }
  290. #endif
  291. int board_early_init_r(void)
  292. {
  293. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  294. const u8 flash_esel = 2;
  295. /*
  296. * Remap Boot flash + PROMJET region to caching-inhibited
  297. * so that flash can be erased properly.
  298. */
  299. /* Flush d-cache and invalidate i-cache of any FLASH data */
  300. flush_dcache();
  301. invalidate_icache();
  302. /* invalidate existing TLB entry for flash + promjet */
  303. disable_tlb(flash_esel);
  304. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  305. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  306. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  307. return 0;
  308. }
  309. #ifdef CONFIG_GET_CLK_FROM_ICS307
  310. /* decode S[0-2] to Output Divider (OD) */
  311. static unsigned char ics307_S_to_OD[] = {
  312. 10, 2, 8, 4, 5, 7, 3, 6
  313. };
  314. /* Calculate frequency being generated by ICS307-02 clock chip based upon
  315. * the control bytes being programmed into it. */
  316. /* XXX: This function should probably go into a common library */
  317. static unsigned long
  318. ics307_clk_freq (unsigned char cw0, unsigned char cw1, unsigned char cw2)
  319. {
  320. const unsigned long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
  321. unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
  322. unsigned long RDW = cw2 & 0x7F;
  323. unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
  324. unsigned long freq;
  325. /* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
  326. /* cw0: C1 C0 TTL F1 F0 S2 S1 S0
  327. * cw1: V8 V7 V6 V5 V4 V3 V2 V1
  328. * cw2: V0 R6 R5 R4 R3 R2 R1 R0
  329. *
  330. * R6:R0 = Reference Divider Word (RDW)
  331. * V8:V0 = VCO Divider Word (VDW)
  332. * S2:S0 = Output Divider Select (OD)
  333. * F1:F0 = Function of CLK2 Output
  334. * TTL = duty cycle
  335. * C1:C0 = internal load capacitance for cyrstal
  336. */
  337. /* Adding 1 to get a "nicely" rounded number, but this needs
  338. * more tweaking to get a "properly" rounded number. */
  339. freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
  340. debug("ICS307: CW[0-2]: %02X %02X %02X => %u Hz\n", cw0, cw1, cw2,
  341. freq);
  342. return freq;
  343. }
  344. unsigned long get_board_sys_clk(ulong dummy)
  345. {
  346. return ics307_clk_freq (
  347. in8(PIXIS_BASE + PIXIS_VSYSCLK0),
  348. in8(PIXIS_BASE + PIXIS_VSYSCLK1),
  349. in8(PIXIS_BASE + PIXIS_VSYSCLK2)
  350. );
  351. }
  352. unsigned long get_board_ddr_clk(ulong dummy)
  353. {
  354. return ics307_clk_freq (
  355. in8(PIXIS_BASE + PIXIS_VDDRCLK0),
  356. in8(PIXIS_BASE + PIXIS_VDDRCLK1),
  357. in8(PIXIS_BASE + PIXIS_VDDRCLK2)
  358. );
  359. }
  360. #else
  361. unsigned long get_board_sys_clk(ulong dummy)
  362. {
  363. u8 i;
  364. ulong val = 0;
  365. i = in8(PIXIS_BASE + PIXIS_SPD);
  366. i &= 0x07;
  367. switch (i) {
  368. case 0:
  369. val = 33333333;
  370. break;
  371. case 1:
  372. val = 40000000;
  373. break;
  374. case 2:
  375. val = 50000000;
  376. break;
  377. case 3:
  378. val = 66666666;
  379. break;
  380. case 4:
  381. val = 83333333;
  382. break;
  383. case 5:
  384. val = 100000000;
  385. break;
  386. case 6:
  387. val = 133333333;
  388. break;
  389. case 7:
  390. val = 166666666;
  391. break;
  392. }
  393. return val;
  394. }
  395. unsigned long get_board_ddr_clk(ulong dummy)
  396. {
  397. u8 i;
  398. ulong val = 0;
  399. i = in8(PIXIS_BASE + PIXIS_SPD);
  400. i &= 0x38;
  401. i >>= 3;
  402. switch (i) {
  403. case 0:
  404. val = 33333333;
  405. break;
  406. case 1:
  407. val = 40000000;
  408. break;
  409. case 2:
  410. val = 50000000;
  411. break;
  412. case 3:
  413. val = 66666666;
  414. break;
  415. case 4:
  416. val = 83333333;
  417. break;
  418. case 5:
  419. val = 100000000;
  420. break;
  421. case 6:
  422. val = 133333333;
  423. break;
  424. case 7:
  425. val = 166666666;
  426. break;
  427. }
  428. return val;
  429. }
  430. #endif
  431. #ifdef CONFIG_TSEC_ENET
  432. int board_eth_init(bd_t *bis)
  433. {
  434. struct tsec_info_struct tsec_info[4];
  435. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  436. int num = 0;
  437. #ifdef CONFIG_TSEC1
  438. SET_STD_TSEC_INFO(tsec_info[num], 1);
  439. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
  440. tsec_info[num].flags |= TSEC_SGMII;
  441. num++;
  442. #endif
  443. #ifdef CONFIG_TSEC2
  444. SET_STD_TSEC_INFO(tsec_info[num], 2);
  445. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  446. tsec_info[num].flags |= TSEC_SGMII;
  447. num++;
  448. #endif
  449. #ifdef CONFIG_TSEC3
  450. SET_STD_TSEC_INFO(tsec_info[num], 3);
  451. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  452. tsec_info[num].flags |= TSEC_SGMII;
  453. num++;
  454. #endif
  455. #ifdef CONFIG_TSEC4
  456. SET_STD_TSEC_INFO(tsec_info[num], 4);
  457. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
  458. tsec_info[num].flags |= TSEC_SGMII;
  459. num++;
  460. #endif
  461. if (!num) {
  462. printf("No TSECs initialized\n");
  463. return 0;
  464. }
  465. #ifdef CONFIG_FSL_SGMII_RISER
  466. fsl_sgmii_riser_init(tsec_info, num);
  467. #endif
  468. tsec_eth_init(bis, tsec_info, num);
  469. return 0;
  470. }
  471. #endif
  472. #if defined(CONFIG_OF_BOARD_SETUP)
  473. void ft_board_setup(void *blob, bd_t *bd)
  474. {
  475. phys_addr_t base;
  476. phys_size_t size;
  477. ft_cpu_setup(blob, bd);
  478. base = getenv_bootm_low();
  479. size = getenv_bootm_size();
  480. fdt_fixup_memory(blob, (u64)base, (u64)size);
  481. #ifdef CONFIG_PCIE3
  482. ft_fsl_pci_setup(blob, "pci0", &pcie3_hose);
  483. #endif
  484. #ifdef CONFIG_PCIE2
  485. ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
  486. #endif
  487. #ifdef CONFIG_PCIE1
  488. ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
  489. #endif
  490. #ifdef CONFIG_FSL_SGMII_RISER
  491. fsl_sgmii_riser_fdt_fixup(blob);
  492. #endif
  493. }
  494. #endif
  495. #ifdef CONFIG_MP
  496. extern void cpu_mp_lmb_reserve(struct lmb *lmb);
  497. void board_lmb_reserve(struct lmb *lmb)
  498. {
  499. cpu_mp_lmb_reserve(lmb);
  500. }
  501. #endif