tsec.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641
  1. /*
  2. * tsec.h
  3. *
  4. * Driver for the Motorola Triple Speed Ethernet Controller
  5. *
  6. * This software may be used and distributed according to the
  7. * terms of the GNU Public License, Version 2, incorporated
  8. * herein by reference.
  9. *
  10. * Copyright 2004, 2007 Freescale Semiconductor, Inc.
  11. * (C) Copyright 2003, Motorola, Inc.
  12. * maintained by Xianghua Xiao (x.xiao@motorola.com)
  13. * author Andy Fleming
  14. *
  15. */
  16. #ifndef __TSEC_H
  17. #define __TSEC_H
  18. #include <net.h>
  19. #include <config.h>
  20. #ifndef CONFIG_SYS_TSEC1_OFFSET
  21. #define CONFIG_SYS_TSEC1_OFFSET (0x24000)
  22. #endif
  23. #define TSEC_SIZE 0x01000
  24. /* FIXME: Should these be pushed back to 83xx and 85xx config files? */
  25. #if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx) \
  26. || defined(CONFIG_MPC83xx)
  27. #define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
  28. #endif
  29. #define STD_TSEC_INFO(num) \
  30. { \
  31. .regs = (tsec_t *)(TSEC_BASE_ADDR + ((num - 1) * TSEC_SIZE)), \
  32. .miiregs = (tsec_t *)TSEC_BASE_ADDR, \
  33. .devname = CONFIG_TSEC##num##_NAME, \
  34. .phyaddr = TSEC##num##_PHY_ADDR, \
  35. .flags = TSEC##num##_FLAGS \
  36. }
  37. #define SET_STD_TSEC_INFO(x, num) \
  38. { \
  39. x.regs = (tsec_t *)(TSEC_BASE_ADDR + ((num - 1) * TSEC_SIZE)); \
  40. x.miiregs = (tsec_t *)TSEC_BASE_ADDR; \
  41. x.devname = CONFIG_TSEC##num##_NAME; \
  42. x.phyaddr = TSEC##num##_PHY_ADDR; \
  43. x.flags = TSEC##num##_FLAGS;\
  44. }
  45. #define MAC_ADDR_LEN 6
  46. /* #define TSEC_TIMEOUT 1000000 */
  47. #define TSEC_TIMEOUT 1000
  48. #define TOUT_LOOP 1000000
  49. #define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* in ms */
  50. /* TBI register addresses */
  51. #define TBI_CR 0x00
  52. #define TBI_SR 0x01
  53. #define TBI_ANA 0x04
  54. #define TBI_ANLPBPA 0x05
  55. #define TBI_ANEX 0x06
  56. #define TBI_TBICON 0x11
  57. /* TBI MDIO register bit fields*/
  58. #define TBICON_CLK_SELECT 0x0020
  59. #define TBIANA_ASYMMETRIC_PAUSE 0x0100
  60. #define TBIANA_SYMMETRIC_PAUSE 0x0080
  61. #define TBIANA_HALF_DUPLEX 0x0040
  62. #define TBIANA_FULL_DUPLEX 0x0020
  63. #define TBICR_PHY_RESET 0x8000
  64. #define TBICR_ANEG_ENABLE 0x1000
  65. #define TBICR_RESTART_ANEG 0x0200
  66. #define TBICR_FULL_DUPLEX 0x0100
  67. #define TBICR_SPEED1_SET 0x0040
  68. /* MAC register bits */
  69. #define MACCFG1_SOFT_RESET 0x80000000
  70. #define MACCFG1_RESET_RX_MC 0x00080000
  71. #define MACCFG1_RESET_TX_MC 0x00040000
  72. #define MACCFG1_RESET_RX_FUN 0x00020000
  73. #define MACCFG1_RESET_TX_FUN 0x00010000
  74. #define MACCFG1_LOOPBACK 0x00000100
  75. #define MACCFG1_RX_FLOW 0x00000020
  76. #define MACCFG1_TX_FLOW 0x00000010
  77. #define MACCFG1_SYNCD_RX_EN 0x00000008
  78. #define MACCFG1_RX_EN 0x00000004
  79. #define MACCFG1_SYNCD_TX_EN 0x00000002
  80. #define MACCFG1_TX_EN 0x00000001
  81. #define MACCFG2_INIT_SETTINGS 0x00007205
  82. #define MACCFG2_FULL_DUPLEX 0x00000001
  83. #define MACCFG2_IF 0x00000300
  84. #define MACCFG2_GMII 0x00000200
  85. #define MACCFG2_MII 0x00000100
  86. #define ECNTRL_INIT_SETTINGS 0x00001000
  87. #define ECNTRL_TBI_MODE 0x00000020
  88. #define ECNTRL_R100 0x00000008
  89. #define ECNTRL_SGMII_MODE 0x00000002
  90. #define miim_end -2
  91. #define miim_read -1
  92. #ifndef CONFIG_SYS_TBIPA_VALUE
  93. #define CONFIG_SYS_TBIPA_VALUE 0x1f
  94. #endif
  95. #define MIIMCFG_INIT_VALUE 0x00000003
  96. #define MIIMCFG_RESET 0x80000000
  97. #define MIIMIND_BUSY 0x00000001
  98. #define MIIMIND_NOTVALID 0x00000004
  99. #define MIIM_CONTROL 0x00
  100. #define MIIM_CONTROL_RESET 0x00009140
  101. #define MIIM_CONTROL_INIT 0x00001140
  102. #define MIIM_CONTROL_RESTART 0x00001340
  103. #define MIIM_ANEN 0x00001000
  104. #define MIIM_CR 0x00
  105. #define MIIM_CR_RST 0x00008000
  106. #define MIIM_CR_INIT 0x00001000
  107. #define MIIM_STATUS 0x1
  108. #define MIIM_STATUS_AN_DONE 0x00000020
  109. #define MIIM_STATUS_LINK 0x0004
  110. #define PHY_BMSR_AUTN_ABLE 0x0008
  111. #define PHY_BMSR_AUTN_COMP 0x0020
  112. #define MIIM_PHYIR1 0x2
  113. #define MIIM_PHYIR2 0x3
  114. #define MIIM_ANAR 0x4
  115. #define MIIM_ANAR_INIT 0x1e1
  116. #define MIIM_TBI_ANLPBPA 0x5
  117. #define MIIM_TBI_ANLPBPA_HALF 0x00000040
  118. #define MIIM_TBI_ANLPBPA_FULL 0x00000020
  119. #define MIIM_TBI_ANEX 0x6
  120. #define MIIM_TBI_ANEX_NP 0x00000004
  121. #define MIIM_TBI_ANEX_PRX 0x00000002
  122. #define MIIM_GBIT_CONTROL 0x9
  123. #define MIIM_GBIT_CONTROL_INIT 0xe00
  124. #define MIIM_EXT_PAGE_ACCESS 0x1f
  125. /* Broadcom BCM54xx -- taken from linux sungem_phy */
  126. #define MIIM_BCM54xx_AUXSTATUS 0x19
  127. #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK 0x0700
  128. #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT 8
  129. /* Cicada Auxiliary Control/Status Register */
  130. #define MIIM_CIS8201_AUX_CONSTAT 0x1c
  131. #define MIIM_CIS8201_AUXCONSTAT_INIT 0x0004
  132. #define MIIM_CIS8201_AUXCONSTAT_DUPLEX 0x0020
  133. #define MIIM_CIS8201_AUXCONSTAT_SPEED 0x0018
  134. #define MIIM_CIS8201_AUXCONSTAT_GBIT 0x0010
  135. #define MIIM_CIS8201_AUXCONSTAT_100 0x0008
  136. /* Cicada Extended Control Register 1 */
  137. #define MIIM_CIS8201_EXT_CON1 0x17
  138. #define MIIM_CIS8201_EXTCON1_INIT 0x0000
  139. /* Cicada 8204 Extended PHY Control Register 1 */
  140. #define MIIM_CIS8204_EPHY_CON 0x17
  141. #define MIIM_CIS8204_EPHYCON_INIT 0x0006
  142. #define MIIM_CIS8204_EPHYCON_RGMII 0x1100
  143. /* Cicada 8204 Serial LED Control Register */
  144. #define MIIM_CIS8204_SLED_CON 0x1b
  145. #define MIIM_CIS8204_SLEDCON_INIT 0x1115
  146. #define MIIM_GBIT_CON 0x09
  147. #define MIIM_GBIT_CON_ADVERT 0x0e00
  148. /* Entry for Vitesse VSC8244 regs starts here */
  149. /* Vitesse VSC8244 Auxiliary Control/Status Register */
  150. #define MIIM_VSC8244_AUX_CONSTAT 0x1c
  151. #define MIIM_VSC8244_AUXCONSTAT_INIT 0x0000
  152. #define MIIM_VSC8244_AUXCONSTAT_DUPLEX 0x0020
  153. #define MIIM_VSC8244_AUXCONSTAT_SPEED 0x0018
  154. #define MIIM_VSC8244_AUXCONSTAT_GBIT 0x0010
  155. #define MIIM_VSC8244_AUXCONSTAT_100 0x0008
  156. #define MIIM_CONTROL_INIT_LOOPBACK 0x4000
  157. /* Vitesse VSC8244 Extended PHY Control Register 1 */
  158. #define MIIM_VSC8244_EPHY_CON 0x17
  159. #define MIIM_VSC8244_EPHYCON_INIT 0x0006
  160. /* Vitesse VSC8244 Serial LED Control Register */
  161. #define MIIM_VSC8244_LED_CON 0x1b
  162. #define MIIM_VSC8244_LEDCON_INIT 0xF011
  163. /* Entry for Vitesse VSC8601 regs starts here (Not complete) */
  164. /* Vitesse VSC8601 Extended PHY Control Register 1 */
  165. #define MIIM_VSC8601_EPHY_CON 0x17
  166. #define MIIM_VSC8601_EPHY_CON_INIT_SKEW 0x1120
  167. #define MIIM_VSC8601_SKEW_CTRL 0x1c
  168. /* 88E1011 PHY Status Register */
  169. #define MIIM_88E1011_PHY_STATUS 0x11
  170. #define MIIM_88E1011_PHYSTAT_SPEED 0xc000
  171. #define MIIM_88E1011_PHYSTAT_GBIT 0x8000
  172. #define MIIM_88E1011_PHYSTAT_100 0x4000
  173. #define MIIM_88E1011_PHYSTAT_DUPLEX 0x2000
  174. #define MIIM_88E1011_PHYSTAT_SPDDONE 0x0800
  175. #define MIIM_88E1011_PHYSTAT_LINK 0x0400
  176. #define MIIM_88E1011_PHY_SCR 0x10
  177. #define MIIM_88E1011_PHY_MDI_X_AUTO 0x0060
  178. /* 88E1111 PHY LED Control Register */
  179. #define MIIM_88E1111_PHY_LED_CONTROL 24
  180. #define MIIM_88E1111_PHY_LED_DIRECT 0x4100
  181. #define MIIM_88E1111_PHY_LED_COMBINE 0x411C
  182. /* 88E1121 PHY LED Control Register */
  183. #define MIIM_88E1121_PHY_LED_CTRL 16
  184. #define MIIM_88E1121_PHY_LED_PAGE 3
  185. #define MIIM_88E1121_PHY_LED_DEF 0x0030
  186. /* 88E1121 PHY IRQ Enable/Status Register */
  187. #define MIIM_88E1121_PHY_IRQ_EN 18
  188. #define MIIM_88E1121_PHY_IRQ_STATUS 19
  189. #define MIIM_88E1121_PHY_PAGE 22
  190. /* 88E1145 Extended PHY Specific Control Register */
  191. #define MIIM_88E1145_PHY_EXT_CR 20
  192. #define MIIM_M88E1145_RGMII_RX_DELAY 0x0080
  193. #define MIIM_M88E1145_RGMII_TX_DELAY 0x0002
  194. #define MIIM_88E1145_PHY_PAGE 29
  195. #define MIIM_88E1145_PHY_CAL_OV 30
  196. /* RTL8211B PHY Status Register */
  197. #define MIIM_RTL8211B_PHY_STATUS 0x11
  198. #define MIIM_RTL8211B_PHYSTAT_SPEED 0xc000
  199. #define MIIM_RTL8211B_PHYSTAT_GBIT 0x8000
  200. #define MIIM_RTL8211B_PHYSTAT_100 0x4000
  201. #define MIIM_RTL8211B_PHYSTAT_DUPLEX 0x2000
  202. #define MIIM_RTL8211B_PHYSTAT_SPDDONE 0x0800
  203. #define MIIM_RTL8211B_PHYSTAT_LINK 0x0400
  204. /* DM9161 Control register values */
  205. #define MIIM_DM9161_CR_STOP 0x0400
  206. #define MIIM_DM9161_CR_RSTAN 0x1200
  207. #define MIIM_DM9161_SCR 0x10
  208. #define MIIM_DM9161_SCR_INIT 0x0610
  209. /* DM9161 Specified Configuration and Status Register */
  210. #define MIIM_DM9161_SCSR 0x11
  211. #define MIIM_DM9161_SCSR_100F 0x8000
  212. #define MIIM_DM9161_SCSR_100H 0x4000
  213. #define MIIM_DM9161_SCSR_10F 0x2000
  214. #define MIIM_DM9161_SCSR_10H 0x1000
  215. /* DM9161 10BT Configuration/Status */
  216. #define MIIM_DM9161_10BTCSR 0x12
  217. #define MIIM_DM9161_10BTCSR_INIT 0x7800
  218. /* LXT971 Status 2 registers */
  219. #define MIIM_LXT971_SR2 0x11 /* Status Register 2 */
  220. #define MIIM_LXT971_SR2_SPEED_MASK 0x4200
  221. #define MIIM_LXT971_SR2_10HDX 0x0000 /* 10 Mbit half duplex selected */
  222. #define MIIM_LXT971_SR2_10FDX 0x0200 /* 10 Mbit full duplex selected */
  223. #define MIIM_LXT971_SR2_100HDX 0x4000 /* 100 Mbit half duplex selected */
  224. #define MIIM_LXT971_SR2_100FDX 0x4200 /* 100 Mbit full duplex selected */
  225. /* DP83865 Control register values */
  226. #define MIIM_DP83865_CR_INIT 0x9200
  227. /* DP83865 Link and Auto-Neg Status Register */
  228. #define MIIM_DP83865_LANR 0x11
  229. #define MIIM_DP83865_SPD_MASK 0x0018
  230. #define MIIM_DP83865_SPD_1000 0x0010
  231. #define MIIM_DP83865_SPD_100 0x0008
  232. #define MIIM_DP83865_DPX_FULL 0x0002
  233. #define MIIM_READ_COMMAND 0x00000001
  234. #define MRBLR_INIT_SETTINGS PKTSIZE_ALIGN
  235. #define MINFLR_INIT_SETTINGS 0x00000040
  236. #define DMACTRL_INIT_SETTINGS 0x000000c3
  237. #define DMACTRL_GRS 0x00000010
  238. #define DMACTRL_GTS 0x00000008
  239. #define TSTAT_CLEAR_THALT 0x80000000
  240. #define RSTAT_CLEAR_RHALT 0x00800000
  241. #define IEVENT_INIT_CLEAR 0xffffffff
  242. #define IEVENT_BABR 0x80000000
  243. #define IEVENT_RXC 0x40000000
  244. #define IEVENT_BSY 0x20000000
  245. #define IEVENT_EBERR 0x10000000
  246. #define IEVENT_MSRO 0x04000000
  247. #define IEVENT_GTSC 0x02000000
  248. #define IEVENT_BABT 0x01000000
  249. #define IEVENT_TXC 0x00800000
  250. #define IEVENT_TXE 0x00400000
  251. #define IEVENT_TXB 0x00200000
  252. #define IEVENT_TXF 0x00100000
  253. #define IEVENT_IE 0x00080000
  254. #define IEVENT_LC 0x00040000
  255. #define IEVENT_CRL 0x00020000
  256. #define IEVENT_XFUN 0x00010000
  257. #define IEVENT_RXB0 0x00008000
  258. #define IEVENT_GRSC 0x00000100
  259. #define IEVENT_RXF0 0x00000080
  260. #define IMASK_INIT_CLEAR 0x00000000
  261. #define IMASK_TXEEN 0x00400000
  262. #define IMASK_TXBEN 0x00200000
  263. #define IMASK_TXFEN 0x00100000
  264. #define IMASK_RXFEN0 0x00000080
  265. /* Default Attribute fields */
  266. #define ATTR_INIT_SETTINGS 0x000000c0
  267. #define ATTRELI_INIT_SETTINGS 0x00000000
  268. /* TxBD status field bits */
  269. #define TXBD_READY 0x8000
  270. #define TXBD_PADCRC 0x4000
  271. #define TXBD_WRAP 0x2000
  272. #define TXBD_INTERRUPT 0x1000
  273. #define TXBD_LAST 0x0800
  274. #define TXBD_CRC 0x0400
  275. #define TXBD_DEF 0x0200
  276. #define TXBD_HUGEFRAME 0x0080
  277. #define TXBD_LATECOLLISION 0x0080
  278. #define TXBD_RETRYLIMIT 0x0040
  279. #define TXBD_RETRYCOUNTMASK 0x003c
  280. #define TXBD_UNDERRUN 0x0002
  281. #define TXBD_STATS 0x03ff
  282. /* RxBD status field bits */
  283. #define RXBD_EMPTY 0x8000
  284. #define RXBD_RO1 0x4000
  285. #define RXBD_WRAP 0x2000
  286. #define RXBD_INTERRUPT 0x1000
  287. #define RXBD_LAST 0x0800
  288. #define RXBD_FIRST 0x0400
  289. #define RXBD_MISS 0x0100
  290. #define RXBD_BROADCAST 0x0080
  291. #define RXBD_MULTICAST 0x0040
  292. #define RXBD_LARGE 0x0020
  293. #define RXBD_NONOCTET 0x0010
  294. #define RXBD_SHORT 0x0008
  295. #define RXBD_CRCERR 0x0004
  296. #define RXBD_OVERRUN 0x0002
  297. #define RXBD_TRUNCATED 0x0001
  298. #define RXBD_STATS 0x003f
  299. typedef struct txbd8
  300. {
  301. ushort status; /* Status Fields */
  302. ushort length; /* Buffer length */
  303. uint bufPtr; /* Buffer Pointer */
  304. } txbd8_t;
  305. typedef struct rxbd8
  306. {
  307. ushort status; /* Status Fields */
  308. ushort length; /* Buffer Length */
  309. uint bufPtr; /* Buffer Pointer */
  310. } rxbd8_t;
  311. typedef struct rmon_mib
  312. {
  313. /* Transmit and Receive Counters */
  314. uint tr64; /* Transmit and Receive 64-byte Frame Counter */
  315. uint tr127; /* Transmit and Receive 65-127 byte Frame Counter */
  316. uint tr255; /* Transmit and Receive 128-255 byte Frame Counter */
  317. uint tr511; /* Transmit and Receive 256-511 byte Frame Counter */
  318. uint tr1k; /* Transmit and Receive 512-1023 byte Frame Counter */
  319. uint trmax; /* Transmit and Receive 1024-1518 byte Frame Counter */
  320. uint trmgv; /* Transmit and Receive 1519-1522 byte Good VLAN Frame */
  321. /* Receive Counters */
  322. uint rbyt; /* Receive Byte Counter */
  323. uint rpkt; /* Receive Packet Counter */
  324. uint rfcs; /* Receive FCS Error Counter */
  325. uint rmca; /* Receive Multicast Packet (Counter) */
  326. uint rbca; /* Receive Broadcast Packet */
  327. uint rxcf; /* Receive Control Frame Packet */
  328. uint rxpf; /* Receive Pause Frame Packet */
  329. uint rxuo; /* Receive Unknown OP Code */
  330. uint raln; /* Receive Alignment Error */
  331. uint rflr; /* Receive Frame Length Error */
  332. uint rcde; /* Receive Code Error */
  333. uint rcse; /* Receive Carrier Sense Error */
  334. uint rund; /* Receive Undersize Packet */
  335. uint rovr; /* Receive Oversize Packet */
  336. uint rfrg; /* Receive Fragments */
  337. uint rjbr; /* Receive Jabber */
  338. uint rdrp; /* Receive Drop */
  339. /* Transmit Counters */
  340. uint tbyt; /* Transmit Byte Counter */
  341. uint tpkt; /* Transmit Packet */
  342. uint tmca; /* Transmit Multicast Packet */
  343. uint tbca; /* Transmit Broadcast Packet */
  344. uint txpf; /* Transmit Pause Control Frame */
  345. uint tdfr; /* Transmit Deferral Packet */
  346. uint tedf; /* Transmit Excessive Deferral Packet */
  347. uint tscl; /* Transmit Single Collision Packet */
  348. /* (0x2_n700) */
  349. uint tmcl; /* Transmit Multiple Collision Packet */
  350. uint tlcl; /* Transmit Late Collision Packet */
  351. uint txcl; /* Transmit Excessive Collision Packet */
  352. uint tncl; /* Transmit Total Collision */
  353. uint res2;
  354. uint tdrp; /* Transmit Drop Frame */
  355. uint tjbr; /* Transmit Jabber Frame */
  356. uint tfcs; /* Transmit FCS Error */
  357. uint txcf; /* Transmit Control Frame */
  358. uint tovr; /* Transmit Oversize Frame */
  359. uint tund; /* Transmit Undersize Frame */
  360. uint tfrg; /* Transmit Fragments Frame */
  361. /* General Registers */
  362. uint car1; /* Carry Register One */
  363. uint car2; /* Carry Register Two */
  364. uint cam1; /* Carry Register One Mask */
  365. uint cam2; /* Carry Register Two Mask */
  366. } rmon_mib_t;
  367. typedef struct tsec_hash_regs
  368. {
  369. uint iaddr0; /* Individual Address Register 0 */
  370. uint iaddr1; /* Individual Address Register 1 */
  371. uint iaddr2; /* Individual Address Register 2 */
  372. uint iaddr3; /* Individual Address Register 3 */
  373. uint iaddr4; /* Individual Address Register 4 */
  374. uint iaddr5; /* Individual Address Register 5 */
  375. uint iaddr6; /* Individual Address Register 6 */
  376. uint iaddr7; /* Individual Address Register 7 */
  377. uint res1[24];
  378. uint gaddr0; /* Group Address Register 0 */
  379. uint gaddr1; /* Group Address Register 1 */
  380. uint gaddr2; /* Group Address Register 2 */
  381. uint gaddr3; /* Group Address Register 3 */
  382. uint gaddr4; /* Group Address Register 4 */
  383. uint gaddr5; /* Group Address Register 5 */
  384. uint gaddr6; /* Group Address Register 6 */
  385. uint gaddr7; /* Group Address Register 7 */
  386. uint res2[24];
  387. } tsec_hash_t;
  388. typedef struct tsec
  389. {
  390. /* General Control and Status Registers (0x2_n000) */
  391. uint res000[4];
  392. uint ievent; /* Interrupt Event */
  393. uint imask; /* Interrupt Mask */
  394. uint edis; /* Error Disabled */
  395. uint res01c;
  396. uint ecntrl; /* Ethernet Control */
  397. uint minflr; /* Minimum Frame Length */
  398. uint ptv; /* Pause Time Value */
  399. uint dmactrl; /* DMA Control */
  400. uint tbipa; /* TBI PHY Address */
  401. uint res034[3];
  402. uint res040[48];
  403. /* Transmit Control and Status Registers (0x2_n100) */
  404. uint tctrl; /* Transmit Control */
  405. uint tstat; /* Transmit Status */
  406. uint res108;
  407. uint tbdlen; /* Tx BD Data Length */
  408. uint res110[5];
  409. uint ctbptr; /* Current TxBD Pointer */
  410. uint res128[23];
  411. uint tbptr; /* TxBD Pointer */
  412. uint res188[30];
  413. /* (0x2_n200) */
  414. uint res200;
  415. uint tbase; /* TxBD Base Address */
  416. uint res208[42];
  417. uint ostbd; /* Out of Sequence TxBD */
  418. uint ostbdp; /* Out of Sequence Tx Data Buffer Pointer */
  419. uint res2b8[18];
  420. /* Receive Control and Status Registers (0x2_n300) */
  421. uint rctrl; /* Receive Control */
  422. uint rstat; /* Receive Status */
  423. uint res308;
  424. uint rbdlen; /* RxBD Data Length */
  425. uint res310[4];
  426. uint res320;
  427. uint crbptr; /* Current Receive Buffer Pointer */
  428. uint res328[6];
  429. uint mrblr; /* Maximum Receive Buffer Length */
  430. uint res344[16];
  431. uint rbptr; /* RxBD Pointer */
  432. uint res388[30];
  433. /* (0x2_n400) */
  434. uint res400;
  435. uint rbase; /* RxBD Base Address */
  436. uint res408[62];
  437. /* MAC Registers (0x2_n500) */
  438. uint maccfg1; /* MAC Configuration #1 */
  439. uint maccfg2; /* MAC Configuration #2 */
  440. uint ipgifg; /* Inter Packet Gap/Inter Frame Gap */
  441. uint hafdup; /* Half-duplex */
  442. uint maxfrm; /* Maximum Frame */
  443. uint res514;
  444. uint res518;
  445. uint res51c;
  446. uint miimcfg; /* MII Management: Configuration */
  447. uint miimcom; /* MII Management: Command */
  448. uint miimadd; /* MII Management: Address */
  449. uint miimcon; /* MII Management: Control */
  450. uint miimstat; /* MII Management: Status */
  451. uint miimind; /* MII Management: Indicators */
  452. uint res538;
  453. uint ifstat; /* Interface Status */
  454. uint macstnaddr1; /* Station Address, part 1 */
  455. uint macstnaddr2; /* Station Address, part 2 */
  456. uint res548[46];
  457. /* (0x2_n600) */
  458. uint res600[32];
  459. /* RMON MIB Registers (0x2_n680-0x2_n73c) */
  460. rmon_mib_t rmon;
  461. uint res740[48];
  462. /* Hash Function Registers (0x2_n800) */
  463. tsec_hash_t hash;
  464. uint res900[128];
  465. /* Pattern Registers (0x2_nb00) */
  466. uint resb00[62];
  467. uint attr; /* Default Attribute Register */
  468. uint attreli; /* Default Attribute Extract Length and Index */
  469. /* TSEC Future Expansion Space (0x2_nc00-0x2_nffc) */
  470. uint resc00[256];
  471. } tsec_t;
  472. #define TSEC_GIGABIT (1)
  473. /* This flag currently only has
  474. * meaning if we're using the eTSEC */
  475. #define TSEC_REDUCED (1 << 1)
  476. #define TSEC_SGMII (1 << 2)
  477. struct tsec_private {
  478. volatile tsec_t *regs;
  479. volatile tsec_t *phyregs;
  480. struct phy_info *phyinfo;
  481. uint phyaddr;
  482. u32 flags;
  483. uint link;
  484. uint duplexity;
  485. uint speed;
  486. };
  487. /*
  488. * struct phy_cmd: A command for reading or writing a PHY register
  489. *
  490. * mii_reg: The register to read or write
  491. *
  492. * mii_data: For writes, the value to put in the register.
  493. * A value of -1 indicates this is a read.
  494. *
  495. * funct: A function pointer which is invoked for each command.
  496. * For reads, this function will be passed the value read
  497. * from the PHY, and process it.
  498. * For writes, the result of this function will be written
  499. * to the PHY register
  500. */
  501. struct phy_cmd {
  502. uint mii_reg;
  503. uint mii_data;
  504. uint (*funct) (uint mii_reg, struct tsec_private * priv);
  505. };
  506. /* struct phy_info: a structure which defines attributes for a PHY
  507. *
  508. * id will contain a number which represents the PHY. During
  509. * startup, the driver will poll the PHY to find out what its
  510. * UID--as defined by registers 2 and 3--is. The 32-bit result
  511. * gotten from the PHY will be shifted right by "shift" bits to
  512. * discard any bits which may change based on revision numbers
  513. * unimportant to functionality
  514. *
  515. * The struct phy_cmd entries represent pointers to an arrays of
  516. * commands which tell the driver what to do to the PHY.
  517. */
  518. struct phy_info {
  519. uint id;
  520. char *name;
  521. uint shift;
  522. /* Called to configure the PHY, and modify the controller
  523. * based on the results */
  524. struct phy_cmd *config;
  525. /* Called when starting up the controller */
  526. struct phy_cmd *startup;
  527. /* Called when bringing down the controller */
  528. struct phy_cmd *shutdown;
  529. };
  530. struct tsec_info_struct {
  531. tsec_t *regs;
  532. tsec_t *miiregs;
  533. char *devname;
  534. unsigned int phyaddr;
  535. u32 flags;
  536. };
  537. int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info);
  538. int tsec_standard_init(bd_t *bis);
  539. int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsec_info, int num);
  540. #endif /* __TSEC_H */