M5235EVB.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273
  1. /*
  2. * Configuation settings for the Freescale MCF5329 FireEngine board.
  3. *
  4. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * board/config.h - configuration options, board specific
  27. */
  28. #ifndef _M5235EVB_H
  29. #define _M5235EVB_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MCF523x /* define processor family */
  35. #define CONFIG_M5235 /* define processor type */
  36. #define CONFIG_MCFUART
  37. #define CONFIG_SYS_UART_PORT (0)
  38. #define CONFIG_BAUDRATE 115200
  39. #define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
  40. #undef CONFIG_WATCHDOG
  41. #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
  42. /*
  43. * BOOTP options
  44. */
  45. #define CONFIG_BOOTP_BOOTFILESIZE
  46. #define CONFIG_BOOTP_BOOTPATH
  47. #define CONFIG_BOOTP_GATEWAY
  48. #define CONFIG_BOOTP_HOSTNAME
  49. /* Command line configuration */
  50. #include <config_cmd_default.h>
  51. #define CONFIG_CMD_BOOTD
  52. #define CONFIG_CMD_CACHE
  53. #define CONFIG_CMD_DHCP
  54. #define CONFIG_CMD_ELF
  55. #define CONFIG_CMD_FLASH
  56. #define CONFIG_CMD_I2C
  57. #define CONFIG_CMD_MEMORY
  58. #define CONFIG_CMD_MISC
  59. #define CONFIG_CMD_MII
  60. #define CONFIG_CMD_NET
  61. #define CONFIG_CMD_PCI
  62. #define CONFIG_CMD_PING
  63. #define CONFIG_CMD_REGINFO
  64. #undef CONFIG_CMD_LOADB
  65. #undef CONFIG_CMD_LOADS
  66. #define CONFIG_MCFFEC
  67. #ifdef CONFIG_MCFFEC
  68. # define CONFIG_MII 1
  69. # define CONFIG_MII_INIT 1
  70. # define CONFIG_SYS_DISCOVER_PHY
  71. # define CONFIG_SYS_RX_ETH_BUFFER 8
  72. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  73. # define CONFIG_SYS_FEC0_PINMUX 0
  74. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  75. # define MCFFEC_TOUT_LOOP 50000
  76. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  77. # ifndef CONFIG_SYS_DISCOVER_PHY
  78. # define FECDUPLEX FULL
  79. # define FECSPEED _100BASET
  80. # else
  81. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  82. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  83. # endif
  84. # endif /* CONFIG_SYS_DISCOVER_PHY */
  85. #endif
  86. /* Timer */
  87. #define CONFIG_MCFTMR
  88. #undef CONFIG_MCFPIT
  89. /* I2C */
  90. #define CONFIG_FSL_I2C
  91. #define CONFIG_HARD_I2C /* I2C with hw support */
  92. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  93. #define CONFIG_SYS_I2C_SPEED 80000
  94. #define CONFIG_SYS_I2C_SLAVE 0x7F
  95. #define CONFIG_SYS_I2C_OFFSET 0x00000300
  96. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  97. #define CONFIG_SYS_I2C_PINMUX_REG (gpio->par_qspi)
  98. #define CONFIG_SYS_I2C_PINMUX_CLR ~(GPIO_PAR_FECI2C_SCL_MASK | GPIO_PAR_FECI2C_SDA_MASK)
  99. #define CONFIG_SYS_I2C_PINMUX_SET (GPIO_PAR_FECI2C_SCL_I2CSCL | GPIO_PAR_FECI2C_SDA_I2CSDA)
  100. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  101. #define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
  102. #define CONFIG_BOOTFILE "u-boot.bin"
  103. #ifdef CONFIG_MCFFEC
  104. # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  105. # define CONFIG_IPADDR 192.162.1.2
  106. # define CONFIG_NETMASK 255.255.255.0
  107. # define CONFIG_SERVERIP 192.162.1.1
  108. # define CONFIG_GATEWAYIP 192.162.1.1
  109. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  110. #endif /* FEC_ENET */
  111. #define CONFIG_HOSTNAME M5235EVB
  112. #define CONFIG_EXTRA_ENV_SETTINGS \
  113. "netdev=eth0\0" \
  114. "loadaddr=10000\0" \
  115. "u-boot=u-boot.bin\0" \
  116. "load=tftp ${loadaddr) ${u-boot}\0" \
  117. "upd=run load; run prog\0" \
  118. "prog=prot off ffe00000 ffe3ffff;" \
  119. "era ffe00000 ffe3ffff;" \
  120. "cp.b ${loadaddr} ffe00000 ${filesize};"\
  121. "save\0" \
  122. ""
  123. #define CONFIG_PRAM 512 /* 512 KB */
  124. #define CONFIG_SYS_PROMPT "-> "
  125. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  126. #if defined(CONFIG_KGDB)
  127. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  128. #else
  129. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  130. #endif
  131. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  132. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  133. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  134. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE+0x20000)
  135. #define CONFIG_SYS_HZ 1000
  136. #define CONFIG_SYS_CLK 75000000
  137. #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
  138. #define CONFIG_SYS_MBAR 0x40000000
  139. /*
  140. * Low Level Configuration Settings
  141. * (address mappings, register initial values, etc.)
  142. * You should know what you are doing if you make changes here.
  143. */
  144. /*-----------------------------------------------------------------------
  145. * Definitions for initial stack pointer and data area (in DPRAM)
  146. */
  147. #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
  148. #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
  149. #define CONFIG_SYS_INIT_RAM_CTRL 0x21
  150. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE - 0x10)
  151. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  152. /*-----------------------------------------------------------------------
  153. * Start addresses for the final memory configuration
  154. * (Set up by the startup code)
  155. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  156. */
  157. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  158. #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
  159. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
  160. #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
  161. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  162. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  163. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  164. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  165. /*
  166. * For booting Linux, the board info and command line data
  167. * have to be in the first 8 MB of memory, since this is
  168. * the maximum mapped by the Linux kernel during initialization ??
  169. */
  170. /* Initial Memory map for Linux */
  171. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  172. #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
  173. /*-----------------------------------------------------------------------
  174. * FLASH organization
  175. */
  176. #define CONFIG_SYS_FLASH_CFI
  177. #ifdef CONFIG_SYS_FLASH_CFI
  178. # define CONFIG_FLASH_CFI_DRIVER 1
  179. # define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
  180. #ifdef NORFLASH_PS32BIT
  181. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
  182. #else
  183. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  184. #endif
  185. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  186. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  187. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  188. #endif
  189. #define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
  190. /* Configuration for environment
  191. * Environment is embedded in u-boot in the second sector of the flash
  192. */
  193. #define CONFIG_ENV_IS_IN_FLASH 1
  194. #ifdef NORFLASH_PS32BIT
  195. # define CONFIG_ENV_OFFSET (0x8000)
  196. # define CONFIG_ENV_SIZE 0x4000
  197. # define CONFIG_ENV_SECT_SIZE 0x4000
  198. #else
  199. # define CONFIG_ENV_OFFSET (0x4000)
  200. # define CONFIG_ENV_SIZE 0x2000
  201. # define CONFIG_ENV_SECT_SIZE 0x2000
  202. #endif
  203. /*-----------------------------------------------------------------------
  204. * Cache Configuration
  205. */
  206. #define CONFIG_SYS_CACHELINE_SIZE 16
  207. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  208. CONFIG_SYS_INIT_RAM_SIZE - 8)
  209. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  210. CONFIG_SYS_INIT_RAM_SIZE - 4)
  211. #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV)
  212. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
  213. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  214. CF_ACR_EN | CF_ACR_SM_ALL)
  215. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
  216. CF_CACR_CEIB | CF_CACR_DCM | \
  217. CF_CACR_EUSP)
  218. /*-----------------------------------------------------------------------
  219. * Chipselect bank definitions
  220. */
  221. /*
  222. * CS0 - NOR Flash 1, 2, 4, or 8MB
  223. * CS1 - Available
  224. * CS2 - Available
  225. * CS3 - Available
  226. * CS4 - Available
  227. * CS5 - Available
  228. * CS6 - Available
  229. * CS7 - Available
  230. */
  231. #ifdef NORFLASH_PS32BIT
  232. # define CONFIG_SYS_CS0_BASE 0xFFC00000
  233. # define CONFIG_SYS_CS0_MASK 0x003f0001
  234. # define CONFIG_SYS_CS0_CTRL 0x00001D00
  235. #else
  236. # define CONFIG_SYS_CS0_BASE 0xFFE00000
  237. # define CONFIG_SYS_CS0_MASK 0x001f0001
  238. # define CONFIG_SYS_CS0_CTRL 0x00001D80
  239. #endif
  240. #endif /* _M5329EVB_H */