IceCube.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200 1 /* (more precisely a MPC5200 CPU) */
  31. #define CONFIG_ICECUBE 1 /* ... on IceCube board */
  32. /*
  33. * Valid values for CONFIG_SYS_TEXT_BASE are:
  34. * 0xFFF00000 boot high (standard configuration)
  35. * 0xFF000000 boot low for 16 MiB boards
  36. * 0xFF800000 boot low for 8 MiB boards
  37. * 0x00100000 boot from RAM (for testing only)
  38. */
  39. #ifndef CONFIG_SYS_TEXT_BASE
  40. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  41. #endif
  42. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  43. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  44. /*
  45. * Serial console configuration
  46. */
  47. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  48. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  49. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  50. /*
  51. * PCI Mapping:
  52. * 0x40000000 - 0x4fffffff - PCI Memory
  53. * 0x50000000 - 0x50ffffff - PCI IO Space
  54. */
  55. #define CONFIG_PCI
  56. #if defined(CONFIG_PCI)
  57. #define CONFIG_PCI_PNP 1
  58. #define CONFIG_PCI_SCAN_SHOW 1
  59. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  60. #define CONFIG_PCI_MEM_BUS 0x40000000
  61. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  62. #define CONFIG_PCI_MEM_SIZE 0x10000000
  63. #define CONFIG_PCI_IO_BUS 0x50000000
  64. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  65. #define CONFIG_PCI_IO_SIZE 0x01000000
  66. #endif
  67. #define CONFIG_SYS_XLB_PIPELINING 1
  68. #define CONFIG_MII 1
  69. #define CONFIG_EEPRO100 1
  70. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  71. #define CONFIG_NS8382X 1
  72. /* Partitions */
  73. #define CONFIG_MAC_PARTITION
  74. #define CONFIG_DOS_PARTITION
  75. #define CONFIG_ISO_PARTITION
  76. /* USB */
  77. #define CONFIG_USB_OHCI_NEW
  78. #define CONFIG_USB_STORAGE
  79. #define CONFIG_SYS_OHCI_BE_CONTROLLER
  80. #undef CONFIG_SYS_USB_OHCI_BOARD_INIT
  81. #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
  82. #define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
  83. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
  84. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  85. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  86. /*
  87. * BOOTP options
  88. */
  89. #define CONFIG_BOOTP_BOOTFILESIZE
  90. #define CONFIG_BOOTP_BOOTPATH
  91. #define CONFIG_BOOTP_GATEWAY
  92. #define CONFIG_BOOTP_HOSTNAME
  93. /*
  94. * Command line configuration.
  95. */
  96. #include <config_cmd_default.h>
  97. #define CONFIG_CMD_EEPROM
  98. #define CONFIG_CMD_FAT
  99. #define CONFIG_CMD_I2C
  100. #define CONFIG_CMD_IDE
  101. #define CONFIG_CMD_NFS
  102. #define CONFIG_CMD_SNTP
  103. #define CONFIG_CMD_USB
  104. #if defined(CONFIG_PCI)
  105. #define CONFIG_CMD_PCI
  106. #endif
  107. #if (CONFIG_SYS_TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
  108. # define CONFIG_SYS_LOWBOOT 1
  109. # define CONFIG_SYS_LOWBOOT16 1
  110. #endif
  111. #if (CONFIG_SYS_TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
  112. #if defined(CONFIG_LITE5200B)
  113. # error CONFIG_SYS_LOWBOOT08 is incompatible with the Lite5200B
  114. #else
  115. # define CONFIG_SYS_LOWBOOT 1
  116. # define CONFIG_SYS_LOWBOOT08 1
  117. #endif
  118. #endif
  119. /*
  120. * Autobooting
  121. */
  122. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  123. #define CONFIG_PREBOOT "echo;" \
  124. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  125. "echo"
  126. #undef CONFIG_BOOTARGS
  127. #define CONFIG_EXTRA_ENV_SETTINGS \
  128. "netdev=eth0\0" \
  129. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  130. "nfsroot=${serverip}:${rootpath}\0" \
  131. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  132. "addip=setenv bootargs ${bootargs} " \
  133. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  134. ":${hostname}:${netdev}:off panic=1\0" \
  135. "flash_nfs=run nfsargs addip;" \
  136. "bootm ${kernel_addr}\0" \
  137. "flash_self=run ramargs addip;" \
  138. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  139. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  140. "rootpath=/opt/eldk/ppc_82xx\0" \
  141. "bootfile=/tftpboot/MPC5200/uImage\0" \
  142. ""
  143. #define CONFIG_BOOTCOMMAND "run flash_self"
  144. /*
  145. * IPB Bus clocking configuration.
  146. */
  147. #if defined(CONFIG_LITE5200B)
  148. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  149. #else
  150. #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  151. #endif
  152. /* pass open firmware flat tree */
  153. #define CONFIG_OF_LIBFDT 1
  154. #define CONFIG_OF_BOARD_SETUP 1
  155. #define OF_CPU "PowerPC,5200@0"
  156. #define OF_SOC "soc5200@f0000000"
  157. #define OF_TBCLK (bd->bi_busfreq / 4)
  158. #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
  159. /*
  160. * I2C configuration
  161. */
  162. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  163. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  164. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  165. #define CONFIG_SYS_I2C_SLAVE 0x7F
  166. /*
  167. * EEPROM configuration
  168. */
  169. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  170. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  171. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  172. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
  173. /*
  174. * Flash configuration
  175. */
  176. #if defined(CONFIG_LITE5200B)
  177. #define CONFIG_SYS_FLASH_BASE 0xFE000000
  178. #define CONFIG_SYS_FLASH_SIZE 0x01000000
  179. #if !defined(CONFIG_SYS_LOWBOOT)
  180. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x01760000 + 0x00800000)
  181. #else /* CONFIG_SYS_LOWBOOT */
  182. #if defined(CONFIG_SYS_LOWBOOT08)
  183. # error CONFIG_SYS_LOWBOOT08 is incompatible with the Lite5200B
  184. #endif
  185. #if defined(CONFIG_SYS_LOWBOOT16)
  186. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x01060000)
  187. #endif
  188. #endif /* CONFIG_SYS_LOWBOOT */
  189. #else /* !CONFIG_LITE5200B (IceCube)*/
  190. #define CONFIG_SYS_FLASH_BASE 0xFF000000
  191. #define CONFIG_SYS_FLASH_SIZE 0x01000000
  192. #if !defined(CONFIG_SYS_LOWBOOT)
  193. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00740000 + 0x00800000)
  194. #else /* CONFIG_SYS_LOWBOOT */
  195. #if defined(CONFIG_SYS_LOWBOOT08)
  196. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000 + 0x00800000)
  197. #endif
  198. #if defined(CONFIG_SYS_LOWBOOT16)
  199. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
  200. #endif
  201. #endif /* CONFIG_SYS_LOWBOOT */
  202. #endif /* CONFIG_LITE5200B */
  203. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of memory banks */
  204. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  205. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  206. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  207. #undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
  208. #if defined(CONFIG_LITE5200B)
  209. #define CONFIG_FLASH_CFI_DRIVER
  210. #define CONFIG_SYS_FLASH_CFI
  211. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_CS1_START,CONFIG_SYS_CS0_START}
  212. #endif
  213. /*
  214. * Environment settings
  215. */
  216. #define CONFIG_ENV_IS_IN_FLASH 1
  217. #define CONFIG_ENV_SIZE 0x10000
  218. #if defined(CONFIG_LITE5200B)
  219. #define CONFIG_ENV_SECT_SIZE 0x20000
  220. #else
  221. #define CONFIG_ENV_SECT_SIZE 0x10000
  222. #endif
  223. #define CONFIG_ENV_OVERWRITE 1
  224. /*
  225. * Memory map
  226. */
  227. #define CONFIG_SYS_MBAR 0xF0000000
  228. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  229. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  230. /* Use SRAM until RAM will be available */
  231. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  232. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
  233. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  234. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  235. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  236. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  237. # define CONFIG_SYS_RAMBOOT 1
  238. #endif
  239. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  240. #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
  241. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  242. /*
  243. * Ethernet configuration
  244. */
  245. #define CONFIG_MPC5xxx_FEC 1
  246. #define CONFIG_MPC5xxx_FEC_MII100
  247. /*
  248. * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
  249. */
  250. /* #define CONFIG_MPC5xxx_FEC_MII10 */
  251. #define CONFIG_PHY_ADDR 0x00
  252. /*
  253. * GPIO configuration
  254. */
  255. #ifdef CONFIG_MPC5200_DDR
  256. #define CONFIG_SYS_GPS_PORT_CONFIG 0x90000004
  257. #else
  258. #define CONFIG_SYS_GPS_PORT_CONFIG 0x10000004
  259. #endif
  260. /*
  261. * Miscellaneous configurable options
  262. */
  263. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  264. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  265. #if defined(CONFIG_CMD_KGDB)
  266. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  267. #else
  268. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  269. #endif
  270. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  271. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  272. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  273. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  274. #define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
  275. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  276. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  277. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  278. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  279. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  280. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  281. #if defined(CONFIG_CMD_KGDB)
  282. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  283. #endif
  284. /*
  285. * Various low-level settings
  286. */
  287. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  288. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  289. #if defined(CONFIG_LITE5200B)
  290. #define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE
  291. #define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
  292. #define CONFIG_SYS_CS1_CFG 0x00047800
  293. #define CONFIG_SYS_CS0_START (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SIZE)
  294. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  295. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_CS0_START
  296. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  297. #define CONFIG_SYS_BOOTCS_CFG 0x00047800
  298. #else /* IceCube aka Lite5200 */
  299. #ifdef CONFIG_MPC5200_DDR
  300. #define CONFIG_SYS_BOOTCS_START (CONFIG_SYS_CS1_START + CONFIG_SYS_CS1_SIZE)
  301. #define CONFIG_SYS_BOOTCS_SIZE 0x00800000
  302. #define CONFIG_SYS_BOOTCS_CFG 0x00047801
  303. #define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE
  304. #define CONFIG_SYS_CS1_SIZE 0x00800000
  305. #define CONFIG_SYS_CS1_CFG 0x00047800
  306. #else /* !CONFIG_MPC5200_DDR */
  307. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  308. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  309. #define CONFIG_SYS_BOOTCS_CFG 0x00047801
  310. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  311. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  312. #endif /* CONFIG_MPC5200_DDR */
  313. #endif /*CONFIG_LITE5200B */
  314. #define CONFIG_SYS_CS_BURST 0x00000000
  315. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  316. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  317. /*-----------------------------------------------------------------------
  318. * USB stuff
  319. *-----------------------------------------------------------------------
  320. */
  321. #define CONFIG_USB_CLOCK 0x0001BBBB
  322. #define CONFIG_USB_CONFIG 0x00001000
  323. /*-----------------------------------------------------------------------
  324. * IDE/ATA stuff Supports IDE harddisk
  325. *-----------------------------------------------------------------------
  326. */
  327. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  328. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  329. #undef CONFIG_IDE_LED /* LED for ide not supported */
  330. #define CONFIG_IDE_RESET /* reset for ide supported */
  331. #define CONFIG_IDE_PREINIT
  332. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  333. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
  334. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  335. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  336. /* Offset for data I/O */
  337. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  338. /* Offset for normal register accesses */
  339. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  340. /* Offset for alternate registers */
  341. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  342. /* Interval between registers */
  343. #define CONFIG_SYS_ATA_STRIDE 4
  344. #define CONFIG_ATAPI 1
  345. #endif /* __CONFIG_H */