ppc405.h 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988
  1. /*----------------------------------------------------------------------------+
  2. | This source code is dual-licensed. You may use it under the terms of the
  3. | GNU General Public License version 2, or under the license below.
  4. |
  5. | This source code has been made available to you by IBM on an AS-IS
  6. | basis. Anyone receiving this source is licensed under IBM
  7. | copyrights to use it in any way he or she deems fit, including
  8. | copying it, modifying it, compiling it, and redistributing it either
  9. | with or without modifications. No license under IBM patents or
  10. | patent applications is to be implied by the copyright license.
  11. |
  12. | Any user of this software should understand that IBM cannot provide
  13. | technical support for this software and will not be responsible for
  14. | any consequences resulting from the use of this software.
  15. |
  16. | Any person who transfers this source code or any derivative work
  17. | must include the IBM copyright notice, this paragraph, and the
  18. | preceding two paragraphs in the transferred software.
  19. |
  20. | COPYRIGHT I B M CORPORATION 1999
  21. | LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  22. +----------------------------------------------------------------------------*/
  23. #ifndef __PPC405_H__
  24. #define __PPC405_H__
  25. /* Define bits and masks for real-mode storage attribute control registers */
  26. #define PPC_128MB_SACR_BIT(addr) ((addr) >> 27)
  27. #define PPC_128MB_SACR_VALUE(addr) PPC_REG_VAL(PPC_128MB_SACR_BIT(addr),1)
  28. #ifndef CONFIG_IOP480
  29. #define CONFIG_SYS_DCACHE_SIZE (16 << 10) /* For AMCC 405 CPUs */
  30. #else
  31. #define CONFIG_SYS_DCACHE_SIZE (2 << 10) /* For PLX IOP480 (403) */
  32. #endif
  33. /******************************************************************************
  34. * Special for PPC405GP
  35. ******************************************************************************/
  36. /******************************************************************************
  37. * DMA
  38. ******************************************************************************/
  39. #define DMA_DCR_BASE 0x100
  40. #define dmacr0 (DMA_DCR_BASE+0x00) /* DMA channel control register 0 */
  41. #define dmact0 (DMA_DCR_BASE+0x01) /* DMA count register 0 */
  42. #define dmada0 (DMA_DCR_BASE+0x02) /* DMA destination address register 0 */
  43. #define dmasa0 (DMA_DCR_BASE+0x03) /* DMA source address register 0 */
  44. #define dmasb0 (DMA_DCR_BASE+0x04) /* DMA scatter/gather descriptor addr 0 */
  45. #define dmacr1 (DMA_DCR_BASE+0x08) /* DMA channel control register 1 */
  46. #define dmact1 (DMA_DCR_BASE+0x09) /* DMA count register 1 */
  47. #define dmada1 (DMA_DCR_BASE+0x0a) /* DMA destination address register 1 */
  48. #define dmasa1 (DMA_DCR_BASE+0x0b) /* DMA source address register 1 */
  49. #define dmasb1 (DMA_DCR_BASE+0x0c) /* DMA scatter/gather descriptor addr 1 */
  50. #define dmacr2 (DMA_DCR_BASE+0x10) /* DMA channel control register 2 */
  51. #define dmact2 (DMA_DCR_BASE+0x11) /* DMA count register 2 */
  52. #define dmada2 (DMA_DCR_BASE+0x12) /* DMA destination address register 2 */
  53. #define dmasa2 (DMA_DCR_BASE+0x13) /* DMA source address register 2 */
  54. #define dmasb2 (DMA_DCR_BASE+0x14) /* DMA scatter/gather descriptor addr 2 */
  55. #define dmacr3 (DMA_DCR_BASE+0x18) /* DMA channel control register 3 */
  56. #define dmact3 (DMA_DCR_BASE+0x19) /* DMA count register 3 */
  57. #define dmada3 (DMA_DCR_BASE+0x1a) /* DMA destination address register 3 */
  58. #define dmasa3 (DMA_DCR_BASE+0x1b) /* DMA source address register 3 */
  59. #define dmasb3 (DMA_DCR_BASE+0x1c) /* DMA scatter/gather descriptor addr 3 */
  60. #define dmasr (DMA_DCR_BASE+0x20) /* DMA status register */
  61. #define dmasgc (DMA_DCR_BASE+0x23) /* DMA scatter/gather command register */
  62. #define dmaadr (DMA_DCR_BASE+0x24) /* DMA address decode register */
  63. #ifndef CONFIG_405EP
  64. /******************************************************************************
  65. * Decompression Controller
  66. ******************************************************************************/
  67. #define DECOMP_DCR_BASE 0x14
  68. #define kiar (DECOMP_DCR_BASE+0x0) /* Decompression controller addr reg */
  69. #define kidr (DECOMP_DCR_BASE+0x1) /* Decompression controller data reg */
  70. /* values for kiar register - indirect addressing of these regs */
  71. #define kitor0 0x00 /* index table origin register 0 */
  72. #define kitor1 0x01 /* index table origin register 1 */
  73. #define kitor2 0x02 /* index table origin register 2 */
  74. #define kitor3 0x03 /* index table origin register 3 */
  75. #define kaddr0 0x04 /* address decode definition regsiter 0 */
  76. #define kaddr1 0x05 /* address decode definition regsiter 1 */
  77. #define kconf 0x40 /* decompression core config register */
  78. #define kid 0x41 /* decompression core ID register */
  79. #define kver 0x42 /* decompression core version # reg */
  80. #define kpear 0x50 /* bus error addr reg (PLB addr) */
  81. #define kbear 0x51 /* bus error addr reg (DCP to EBIU addr)*/
  82. #define kesr0 0x52 /* bus error status reg 0 (R/clear) */
  83. #define kesr0s 0x53 /* bus error status reg 0 (set) */
  84. /* There are 0x400 of the following registers, from krom0 to krom3ff*/
  85. /* Only the first one is given here. */
  86. #define krom0 0x400 /* SRAM/ROM read/write */
  87. #endif
  88. /******************************************************************************
  89. * Power Management
  90. ******************************************************************************/
  91. #ifdef CONFIG_405EX
  92. #define POWERMAN_DCR_BASE 0xb0
  93. #else
  94. #define POWERMAN_DCR_BASE 0xb8
  95. #endif
  96. #define cpmsr (POWERMAN_DCR_BASE+0x0) /* Power management status */
  97. #define cpmer (POWERMAN_DCR_BASE+0x1) /* Power management enable */
  98. #define cpmfr (POWERMAN_DCR_BASE+0x2) /* Power management force */
  99. /******************************************************************************
  100. * Extrnal Bus Controller
  101. ******************************************************************************/
  102. /* values for ebccfga register - indirect addressing of these regs */
  103. #define pb0cr 0x00 /* periph bank 0 config reg */
  104. #define pb1cr 0x01 /* periph bank 1 config reg */
  105. #define pb2cr 0x02 /* periph bank 2 config reg */
  106. #define pb3cr 0x03 /* periph bank 3 config reg */
  107. #define pb4cr 0x04 /* periph bank 4 config reg */
  108. #ifndef CONFIG_405EP
  109. #define pb5cr 0x05 /* periph bank 5 config reg */
  110. #define pb6cr 0x06 /* periph bank 6 config reg */
  111. #define pb7cr 0x07 /* periph bank 7 config reg */
  112. #endif
  113. #define pb0ap 0x10 /* periph bank 0 access parameters */
  114. #define pb1ap 0x11 /* periph bank 1 access parameters */
  115. #define pb2ap 0x12 /* periph bank 2 access parameters */
  116. #define pb3ap 0x13 /* periph bank 3 access parameters */
  117. #define pb4ap 0x14 /* periph bank 4 access parameters */
  118. #ifndef CONFIG_405EP
  119. #define pb5ap 0x15 /* periph bank 5 access parameters */
  120. #define pb6ap 0x16 /* periph bank 6 access parameters */
  121. #define pb7ap 0x17 /* periph bank 7 access parameters */
  122. #endif
  123. #define pbear 0x20 /* periph bus error addr reg */
  124. #define pbesr0 0x21 /* periph bus error status reg 0 */
  125. #define pbesr1 0x22 /* periph bus error status reg 1 */
  126. #define epcr 0x23 /* external periph control reg */
  127. #define EBC0_CFG 0x23 /* external bus configuration reg */
  128. #ifdef CONFIG_405EP
  129. /******************************************************************************
  130. * Control
  131. ******************************************************************************/
  132. #define CNTRL_DCR_BASE 0x0f0
  133. #define cpc0_pllmr0 (CNTRL_DCR_BASE+0x0) /* PLL mode register 0 */
  134. #define cpc0_boot (CNTRL_DCR_BASE+0x1) /* Clock status register */
  135. #define cpc0_epctl (CNTRL_DCR_BASE+0x3) /* EMAC to PHY control register */
  136. #define cpc0_pllmr1 (CNTRL_DCR_BASE+0x4) /* PLL mode register 1 */
  137. #define cpc0_ucr (CNTRL_DCR_BASE+0x5) /* UART control register */
  138. #define cpc0_pci (CNTRL_DCR_BASE+0x9) /* PCI control register */
  139. #define CPC0_PLLMR0 (CNTRL_DCR_BASE+0x0) /* PLL mode 0 register */
  140. #define CPC0_BOOT (CNTRL_DCR_BASE+0x1) /* Chip Clock Status register */
  141. #define CPC0_CR1 (CNTRL_DCR_BASE+0x2) /* Chip Control 1 register */
  142. #define CPC0_EPRCSR (CNTRL_DCR_BASE+0x3) /* EMAC PHY Rcv Clk Src register*/
  143. #define CPC0_PLLMR1 (CNTRL_DCR_BASE+0x4) /* PLL mode 1 register */
  144. #define CPC0_UCR (CNTRL_DCR_BASE+0x5) /* UART Control register */
  145. #define CPC0_SRR (CNTRL_DCR_BASE+0x6) /* Soft Reset register */
  146. #define CPC0_JTAGID (CNTRL_DCR_BASE+0x7) /* JTAG ID register */
  147. #define CPC0_SPARE (CNTRL_DCR_BASE+0x8) /* Spare DCR */
  148. #define CPC0_PCI (CNTRL_DCR_BASE+0x9) /* PCI Control register */
  149. /* Bit definitions */
  150. #define PLLMR0_CPU_DIV_MASK 0x00300000 /* CPU clock divider */
  151. #define PLLMR0_CPU_DIV_BYPASS 0x00000000
  152. #define PLLMR0_CPU_DIV_2 0x00100000
  153. #define PLLMR0_CPU_DIV_3 0x00200000
  154. #define PLLMR0_CPU_DIV_4 0x00300000
  155. #define PLLMR0_CPU_TO_PLB_MASK 0x00030000 /* CPU:PLB Frequency Divisor */
  156. #define PLLMR0_CPU_PLB_DIV_1 0x00000000
  157. #define PLLMR0_CPU_PLB_DIV_2 0x00010000
  158. #define PLLMR0_CPU_PLB_DIV_3 0x00020000
  159. #define PLLMR0_CPU_PLB_DIV_4 0x00030000
  160. #define PLLMR0_OPB_TO_PLB_MASK 0x00003000 /* OPB:PLB Frequency Divisor */
  161. #define PLLMR0_OPB_PLB_DIV_1 0x00000000
  162. #define PLLMR0_OPB_PLB_DIV_2 0x00001000
  163. #define PLLMR0_OPB_PLB_DIV_3 0x00002000
  164. #define PLLMR0_OPB_PLB_DIV_4 0x00003000
  165. #define PLLMR0_EXB_TO_PLB_MASK 0x00000300 /* External Bus:PLB Divisor */
  166. #define PLLMR0_EXB_PLB_DIV_2 0x00000000
  167. #define PLLMR0_EXB_PLB_DIV_3 0x00000100
  168. #define PLLMR0_EXB_PLB_DIV_4 0x00000200
  169. #define PLLMR0_EXB_PLB_DIV_5 0x00000300
  170. #define PLLMR0_MAL_TO_PLB_MASK 0x00000030 /* MAL:PLB Divisor */
  171. #define PLLMR0_MAL_PLB_DIV_1 0x00000000
  172. #define PLLMR0_MAL_PLB_DIV_2 0x00000010
  173. #define PLLMR0_MAL_PLB_DIV_3 0x00000020
  174. #define PLLMR0_MAL_PLB_DIV_4 0x00000030
  175. #define PLLMR0_PCI_TO_PLB_MASK 0x00000003 /* PCI:PLB Frequency Divisor */
  176. #define PLLMR0_PCI_PLB_DIV_1 0x00000000
  177. #define PLLMR0_PCI_PLB_DIV_2 0x00000001
  178. #define PLLMR0_PCI_PLB_DIV_3 0x00000002
  179. #define PLLMR0_PCI_PLB_DIV_4 0x00000003
  180. #define PLLMR1_SSCS_MASK 0x80000000 /* Select system clock source */
  181. #define PLLMR1_PLLR_MASK 0x40000000 /* PLL reset */
  182. #define PLLMR1_FBMUL_MASK 0x00F00000 /* PLL feedback multiplier value */
  183. #define PLLMR1_FBMUL_DIV_16 0x00000000
  184. #define PLLMR1_FBMUL_DIV_1 0x00100000
  185. #define PLLMR1_FBMUL_DIV_2 0x00200000
  186. #define PLLMR1_FBMUL_DIV_3 0x00300000
  187. #define PLLMR1_FBMUL_DIV_4 0x00400000
  188. #define PLLMR1_FBMUL_DIV_5 0x00500000
  189. #define PLLMR1_FBMUL_DIV_6 0x00600000
  190. #define PLLMR1_FBMUL_DIV_7 0x00700000
  191. #define PLLMR1_FBMUL_DIV_8 0x00800000
  192. #define PLLMR1_FBMUL_DIV_9 0x00900000
  193. #define PLLMR1_FBMUL_DIV_10 0x00A00000
  194. #define PLLMR1_FBMUL_DIV_11 0x00B00000
  195. #define PLLMR1_FBMUL_DIV_12 0x00C00000
  196. #define PLLMR1_FBMUL_DIV_13 0x00D00000
  197. #define PLLMR1_FBMUL_DIV_14 0x00E00000
  198. #define PLLMR1_FBMUL_DIV_15 0x00F00000
  199. #define PLLMR1_FWDVA_MASK 0x00070000 /* PLL forward divider A value */
  200. #define PLLMR1_FWDVA_DIV_8 0x00000000
  201. #define PLLMR1_FWDVA_DIV_7 0x00010000
  202. #define PLLMR1_FWDVA_DIV_6 0x00020000
  203. #define PLLMR1_FWDVA_DIV_5 0x00030000
  204. #define PLLMR1_FWDVA_DIV_4 0x00040000
  205. #define PLLMR1_FWDVA_DIV_3 0x00050000
  206. #define PLLMR1_FWDVA_DIV_2 0x00060000
  207. #define PLLMR1_FWDVA_DIV_1 0x00070000
  208. #define PLLMR1_FWDVB_MASK 0x00007000 /* PLL forward divider B value */
  209. #define PLLMR1_TUNING_MASK 0x000003FF /* PLL tune bits */
  210. /* Defines for CPC0_EPRCSR register */
  211. #define CPC0_EPRCSR_E0NFE 0x80000000
  212. #define CPC0_EPRCSR_E1NFE 0x40000000
  213. #define CPC0_EPRCSR_E1RPP 0x00000080
  214. #define CPC0_EPRCSR_E0RPP 0x00000040
  215. #define CPC0_EPRCSR_E1ERP 0x00000020
  216. #define CPC0_EPRCSR_E0ERP 0x00000010
  217. #define CPC0_EPRCSR_E1PCI 0x00000002
  218. #define CPC0_EPRCSR_E0PCI 0x00000001
  219. /* Defines for CPC0_PCI Register */
  220. #define CPC0_PCI_SPE 0x00000010 /* PCIINT/WE select */
  221. #define CPC0_PCI_HOST_CFG_EN 0x00000008 /* PCI host config Enable */
  222. #define CPC0_PCI_ARBIT_EN 0x00000001 /* PCI Internal Arb Enabled*/
  223. /* Defines for CPC0_BOOR Register */
  224. #define CPC0_BOOT_SEP 0x00000002 /* serial EEPROM present */
  225. /* Defines for CPC0_PLLMR1 Register fields */
  226. #define PLL_ACTIVE 0x80000000
  227. #define CPC0_PLLMR1_SSCS 0x80000000
  228. #define PLL_RESET 0x40000000
  229. #define CPC0_PLLMR1_PLLR 0x40000000
  230. /* Feedback multiplier */
  231. #define PLL_FBKDIV 0x00F00000
  232. #define CPC0_PLLMR1_FBDV 0x00F00000
  233. #define PLL_FBKDIV_16 0x00000000
  234. #define PLL_FBKDIV_1 0x00100000
  235. #define PLL_FBKDIV_2 0x00200000
  236. #define PLL_FBKDIV_3 0x00300000
  237. #define PLL_FBKDIV_4 0x00400000
  238. #define PLL_FBKDIV_5 0x00500000
  239. #define PLL_FBKDIV_6 0x00600000
  240. #define PLL_FBKDIV_7 0x00700000
  241. #define PLL_FBKDIV_8 0x00800000
  242. #define PLL_FBKDIV_9 0x00900000
  243. #define PLL_FBKDIV_10 0x00A00000
  244. #define PLL_FBKDIV_11 0x00B00000
  245. #define PLL_FBKDIV_12 0x00C00000
  246. #define PLL_FBKDIV_13 0x00D00000
  247. #define PLL_FBKDIV_14 0x00E00000
  248. #define PLL_FBKDIV_15 0x00F00000
  249. /* Forward A divisor */
  250. #define PLL_FWDDIVA 0x00070000
  251. #define CPC0_PLLMR1_FWDVA 0x00070000
  252. #define PLL_FWDDIVA_8 0x00000000
  253. #define PLL_FWDDIVA_7 0x00010000
  254. #define PLL_FWDDIVA_6 0x00020000
  255. #define PLL_FWDDIVA_5 0x00030000
  256. #define PLL_FWDDIVA_4 0x00040000
  257. #define PLL_FWDDIVA_3 0x00050000
  258. #define PLL_FWDDIVA_2 0x00060000
  259. #define PLL_FWDDIVA_1 0x00070000
  260. /* Forward B divisor */
  261. #define PLL_FWDDIVB 0x00007000
  262. #define CPC0_PLLMR1_FWDVB 0x00007000
  263. #define PLL_FWDDIVB_8 0x00000000
  264. #define PLL_FWDDIVB_7 0x00001000
  265. #define PLL_FWDDIVB_6 0x00002000
  266. #define PLL_FWDDIVB_5 0x00003000
  267. #define PLL_FWDDIVB_4 0x00004000
  268. #define PLL_FWDDIVB_3 0x00005000
  269. #define PLL_FWDDIVB_2 0x00006000
  270. #define PLL_FWDDIVB_1 0x00007000
  271. /* PLL tune bits */
  272. #define PLL_TUNE_MASK 0x000003FF
  273. #define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
  274. #define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
  275. #define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
  276. #define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
  277. #define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
  278. #define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
  279. #define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
  280. /* Defines for CPC0_PLLMR0 Register fields */
  281. /* CPU divisor */
  282. #define PLL_CPUDIV 0x00300000
  283. #define CPC0_PLLMR0_CCDV 0x00300000
  284. #define PLL_CPUDIV_1 0x00000000
  285. #define PLL_CPUDIV_2 0x00100000
  286. #define PLL_CPUDIV_3 0x00200000
  287. #define PLL_CPUDIV_4 0x00300000
  288. /* PLB divisor */
  289. #define PLL_PLBDIV 0x00030000
  290. #define CPC0_PLLMR0_CBDV 0x00030000
  291. #define PLL_PLBDIV_1 0x00000000
  292. #define PLL_PLBDIV_2 0x00010000
  293. #define PLL_PLBDIV_3 0x00020000
  294. #define PLL_PLBDIV_4 0x00030000
  295. /* OPB divisor */
  296. #define PLL_OPBDIV 0x00003000
  297. #define CPC0_PLLMR0_OPDV 0x00003000
  298. #define PLL_OPBDIV_1 0x00000000
  299. #define PLL_OPBDIV_2 0x00001000
  300. #define PLL_OPBDIV_3 0x00002000
  301. #define PLL_OPBDIV_4 0x00003000
  302. /* EBC divisor */
  303. #define PLL_EXTBUSDIV 0x00000300
  304. #define CPC0_PLLMR0_EPDV 0x00000300
  305. #define PLL_EXTBUSDIV_2 0x00000000
  306. #define PLL_EXTBUSDIV_3 0x00000100
  307. #define PLL_EXTBUSDIV_4 0x00000200
  308. #define PLL_EXTBUSDIV_5 0x00000300
  309. /* MAL divisor */
  310. #define PLL_MALDIV 0x00000030
  311. #define CPC0_PLLMR0_MPDV 0x00000030
  312. #define PLL_MALDIV_1 0x00000000
  313. #define PLL_MALDIV_2 0x00000010
  314. #define PLL_MALDIV_3 0x00000020
  315. #define PLL_MALDIV_4 0x00000030
  316. /* PCI divisor */
  317. #define PLL_PCIDIV 0x00000003
  318. #define CPC0_PLLMR0_PPFD 0x00000003
  319. #define PLL_PCIDIV_1 0x00000000
  320. #define PLL_PCIDIV_2 0x00000001
  321. #define PLL_PCIDIV_3 0x00000002
  322. #define PLL_PCIDIV_4 0x00000003
  323. /*
  324. *-------------------------------------------------------------------------------
  325. * PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
  326. * assuming a 33.3MHz input clock to the 405EP.
  327. *-------------------------------------------------------------------------------
  328. */
  329. #define PLLMR0_266_133_66 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  330. PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 | \
  331. PLL_MALDIV_1 | PLL_PCIDIV_4)
  332. #define PLLMR1_266_133_66 (PLL_FBKDIV_8 | \
  333. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  334. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  335. #define PLLMR0_133_66_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
  336. PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
  337. PLL_MALDIV_1 | PLL_PCIDIV_4)
  338. #define PLLMR1_133_66_66_33 (PLL_FBKDIV_4 | \
  339. PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
  340. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  341. #define PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  342. PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
  343. PLL_MALDIV_1 | PLL_PCIDIV_4)
  344. #define PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
  345. PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
  346. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  347. #define PLLMR0_266_133_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  348. PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
  349. PLL_MALDIV_1 | PLL_PCIDIV_4)
  350. #define PLLMR1_266_133_66_33 (PLL_FBKDIV_8 | \
  351. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  352. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  353. #define PLLMR0_266_66_33_33 (PLL_CPUDIV_1 | PLL_PLBDIV_4 | \
  354. PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 | \
  355. PLL_MALDIV_1 | PLL_PCIDIV_2)
  356. #define PLLMR1_266_66_33_33 (PLL_FBKDIV_8 | \
  357. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  358. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  359. #define PLLMR0_333_111_55_37 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
  360. PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 | \
  361. PLL_MALDIV_1 | PLL_PCIDIV_3)
  362. #define PLLMR1_333_111_55_37 (PLL_FBKDIV_10 | \
  363. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  364. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
  365. #define PLLMR0_333_111_55_111 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
  366. PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 | \
  367. PLL_MALDIV_1 | PLL_PCIDIV_1)
  368. #define PLLMR1_333_111_55_111 (PLL_FBKDIV_10 | \
  369. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  370. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
  371. /*
  372. * PLL Voltage Controlled Oscillator (VCO) definitions
  373. * Maximum and minimum values (in MHz) for correct PLL operation.
  374. */
  375. #define VCO_MIN 500
  376. #define VCO_MAX 1000
  377. #elif defined(CONFIG_405EZ)
  378. #define sdrnand0 0x4000
  379. #define sdrultra0 0x4040
  380. #define sdrultra1 0x4050
  381. #define sdricintstat 0x4510
  382. #define SDR_NAND0_NDEN 0x80000000
  383. #define SDR_NAND0_NDBTEN 0x40000000
  384. #define SDR_NAND0_NDBADR_MASK 0x30000000
  385. #define SDR_NAND0_NDBPG_MASK 0x0f000000
  386. #define SDR_NAND0_NDAREN 0x00800000
  387. #define SDR_NAND0_NDRBEN 0x00400000
  388. #define SDR_ULTRA0_NDGPIOBP 0x80000000
  389. #define SDR_ULTRA0_CSN_MASK 0x78000000
  390. #define SDR_ULTRA0_CSNSEL0 0x40000000
  391. #define SDR_ULTRA0_CSNSEL1 0x20000000
  392. #define SDR_ULTRA0_CSNSEL2 0x10000000
  393. #define SDR_ULTRA0_CSNSEL3 0x08000000
  394. #define SDR_ULTRA0_EBCRDYEN 0x04000000
  395. #define SDR_ULTRA0_SPISSINEN 0x02000000
  396. #define SDR_ULTRA0_NFSRSTEN 0x01000000
  397. #define SDR_ULTRA1_LEDNENABLE 0x40000000
  398. #define SDR_ICRX_STAT 0x80000000
  399. #define SDR_ICTX0_STAT 0x40000000
  400. #define SDR_ICTX1_STAT 0x20000000
  401. #define SDR_PINSTP 0x40
  402. /******************************************************************************
  403. * Control
  404. ******************************************************************************/
  405. /* CPR Registers */
  406. #define cprclkupd 0x020 /* CPR_CLKUPD */
  407. #define cprpllc 0x040 /* CPR_PLLC */
  408. #define cprplld 0x060 /* CPR_PLLD */
  409. #define cprprimad 0x080 /* CPR_PRIMAD */
  410. #define cprperd0 0x0e0 /* CPR_PERD0 */
  411. #define cprperd1 0x0e1 /* CPR_PERD1 */
  412. #define cprperc0 0x180 /* CPR_PERC0 */
  413. #define cprmisc0 0x181 /* CPR_MISC0 */
  414. #define cprmisc1 0x182 /* CPR_MISC1 */
  415. #define CPR_CLKUPD_ENPLLCH_EN 0x40000000 /* Enable CPR PLL Changes */
  416. #define CPR_CLKUPD_ENDVCH_EN 0x20000000 /* Enable CPR Sys. Div. Changes */
  417. #define CPR_PERD0_SPIDV_MASK 0x000F0000 /* SPI Clock Divider */
  418. #define PLLC_SRC_MASK 0x20000000 /* PLL feedback source */
  419. #define PLLD_FBDV_MASK 0x1F000000 /* PLL feedback divider value */
  420. #define PLLD_FWDVA_MASK 0x000F0000 /* PLL forward divider A value */
  421. #define PLLD_FWDVB_MASK 0x00000700 /* PLL forward divider B value */
  422. #define PRIMAD_CPUDV_MASK 0x0F000000 /* CPU Clock Divisor Mask */
  423. #define PRIMAD_PLBDV_MASK 0x000F0000 /* PLB Clock Divisor Mask */
  424. #define PRIMAD_OPBDV_MASK 0x00000F00 /* OPB Clock Divisor Mask */
  425. #define PRIMAD_EBCDV_MASK 0x0000000F /* EBC Clock Divisor Mask */
  426. #define PERD0_PWMDV_MASK 0xFF000000 /* PWM Divider Mask */
  427. #define PERD0_SPIDV_MASK 0x000F0000 /* SPI Divider Mask */
  428. #define PERD0_U0DV_MASK 0x0000FF00 /* UART 0 Divider Mask */
  429. #define PERD0_U1DV_MASK 0x000000FF /* UART 1 Divider Mask */
  430. #else /* #ifdef CONFIG_405EP */
  431. /******************************************************************************
  432. * Control
  433. ******************************************************************************/
  434. #define CNTRL_DCR_BASE 0x0b0
  435. #define pllmd (CNTRL_DCR_BASE+0x0) /* PLL mode register */
  436. #define cntrl0 (CNTRL_DCR_BASE+0x1) /* Control 0 register */
  437. #define cntrl1 (CNTRL_DCR_BASE+0x2) /* Control 1 register */
  438. #define reset (CNTRL_DCR_BASE+0x3) /* reset register */
  439. #define strap (CNTRL_DCR_BASE+0x4) /* strap register */
  440. #define CPC0_CR0 (CNTRL_DCR_BASE+0x1) /* chip control register 0 */
  441. #define CPC0_CR1 (CNTRL_DCR_BASE+0x2) /* chip control register 1 */
  442. #define CPC0_PSR (CNTRL_DCR_BASE+0x4) /* chip pin strapping register */
  443. /* CPC0_ECR/CPC0_EIRR: PPC405GPr only */
  444. #define CPC0_EIRR (CNTRL_DCR_BASE+0x6) /* external interrupt routing register */
  445. #define CPC0_ECR (0xaa) /* edge conditioner register */
  446. #define ecr (0xaa) /* edge conditioner register (405gpr) */
  447. /* Bit definitions */
  448. #define PLLMR_FWD_DIV_MASK 0xE0000000 /* Forward Divisor */
  449. #define PLLMR_FWD_DIV_BYPASS 0xE0000000
  450. #define PLLMR_FWD_DIV_3 0xA0000000
  451. #define PLLMR_FWD_DIV_4 0x80000000
  452. #define PLLMR_FWD_DIV_6 0x40000000
  453. #define PLLMR_FB_DIV_MASK 0x1E000000 /* Feedback Divisor */
  454. #define PLLMR_FB_DIV_1 0x02000000
  455. #define PLLMR_FB_DIV_2 0x04000000
  456. #define PLLMR_FB_DIV_3 0x06000000
  457. #define PLLMR_FB_DIV_4 0x08000000
  458. #define PLLMR_TUNING_MASK 0x01F80000
  459. #define PLLMR_CPU_TO_PLB_MASK 0x00060000 /* CPU:PLB Frequency Divisor */
  460. #define PLLMR_CPU_PLB_DIV_1 0x00000000
  461. #define PLLMR_CPU_PLB_DIV_2 0x00020000
  462. #define PLLMR_CPU_PLB_DIV_3 0x00040000
  463. #define PLLMR_CPU_PLB_DIV_4 0x00060000
  464. #define PLLMR_OPB_TO_PLB_MASK 0x00018000 /* OPB:PLB Frequency Divisor */
  465. #define PLLMR_OPB_PLB_DIV_1 0x00000000
  466. #define PLLMR_OPB_PLB_DIV_2 0x00008000
  467. #define PLLMR_OPB_PLB_DIV_3 0x00010000
  468. #define PLLMR_OPB_PLB_DIV_4 0x00018000
  469. #define PLLMR_PCI_TO_PLB_MASK 0x00006000 /* PCI:PLB Frequency Divisor */
  470. #define PLLMR_PCI_PLB_DIV_1 0x00000000
  471. #define PLLMR_PCI_PLB_DIV_2 0x00002000
  472. #define PLLMR_PCI_PLB_DIV_3 0x00004000
  473. #define PLLMR_PCI_PLB_DIV_4 0x00006000
  474. #define PLLMR_EXB_TO_PLB_MASK 0x00001800 /* External Bus:PLB Divisor */
  475. #define PLLMR_EXB_PLB_DIV_2 0x00000000
  476. #define PLLMR_EXB_PLB_DIV_3 0x00000800
  477. #define PLLMR_EXB_PLB_DIV_4 0x00001000
  478. #define PLLMR_EXB_PLB_DIV_5 0x00001800
  479. /* definitions for PPC405GPr (new mode strapping) */
  480. #define PLLMR_FWDB_DIV_MASK 0x00000007 /* Forward Divisor B */
  481. #define PSR_PLL_FWD_MASK 0xC0000000
  482. #define PSR_PLL_FDBACK_MASK 0x30000000
  483. #define PSR_PLL_TUNING_MASK 0x0E000000
  484. #define PSR_PLB_CPU_MASK 0x01800000
  485. #define PSR_OPB_PLB_MASK 0x00600000
  486. #define PSR_PCI_PLB_MASK 0x00180000
  487. #define PSR_EB_PLB_MASK 0x00060000
  488. #define PSR_ROM_WIDTH_MASK 0x00018000
  489. #define PSR_ROM_LOC 0x00004000
  490. #define PSR_PCI_ASYNC_EN 0x00001000
  491. #define PSR_PERCLK_SYNC_MODE_EN 0x00000800 /* PPC405GPr only */
  492. #define PSR_PCI_ARBIT_EN 0x00000400
  493. #define PSR_NEW_MODE_EN 0x00000020 /* PPC405GPr only */
  494. #ifndef CONFIG_IOP480
  495. /*
  496. * PLL Voltage Controlled Oscillator (VCO) definitions
  497. * Maximum and minimum values (in MHz) for correct PLL operation.
  498. */
  499. #define VCO_MIN 400
  500. #define VCO_MAX 800
  501. #endif /* #ifndef CONFIG_IOP480 */
  502. #endif /* #ifdef CONFIG_405EP */
  503. /******************************************************************************
  504. * Memory Access Layer
  505. ******************************************************************************/
  506. #if defined(CONFIG_405EZ)
  507. #define MAL_DCR_BASE 0x380
  508. #define malmcr (MAL_DCR_BASE+0x00) /* MAL Config reg */
  509. #define malesr (MAL_DCR_BASE+0x01) /* Err Status reg (Read/Clear)*/
  510. #define malier (MAL_DCR_BASE+0x02) /* Interrupt enable reg */
  511. #define maldbr (MAL_DCR_BASE+0x03) /* Mal Debug reg (Read only) */
  512. #define maltxcasr (MAL_DCR_BASE+0x04) /* TX Channel active reg (set)*/
  513. #define maltxcarr (MAL_DCR_BASE+0x05) /* TX Channel active reg (Reset) */
  514. #define maltxeobisr (MAL_DCR_BASE+0x06) /* TX End of buffer int status reg */
  515. #define maltxdeir (MAL_DCR_BASE+0x07) /* TX Descr. Error Int reg */
  516. /* 0x08-0x0F Reserved */
  517. #define malrxcasr (MAL_DCR_BASE+0x10) /* RX Channel active reg (set)*/
  518. #define malrxcarr (MAL_DCR_BASE+0x11) /* RX Channel active reg (Reset) */
  519. #define malrxeobisr (MAL_DCR_BASE+0x12) /* RX End of buffer int status reg */
  520. #define malrxdeir (MAL_DCR_BASE+0x13) /* RX Descr. Error Int reg */
  521. /* 0x14-0x1F Reserved */
  522. #define maltxctp0r (MAL_DCR_BASE+0x20) /* TX 0 Channel table ptr reg */
  523. #define maltxctp1r (MAL_DCR_BASE+0x21) /* TX 1 Channel table ptr reg */
  524. #define maltxctp2r (MAL_DCR_BASE+0x22) /* TX 2 Channel table ptr reg */
  525. #define maltxctp3r (MAL_DCR_BASE+0x23) /* TX 3 Channel table ptr reg */
  526. #define maltxctp4r (MAL_DCR_BASE+0x24) /* TX 4 Channel table ptr reg */
  527. #define maltxctp5r (MAL_DCR_BASE+0x25) /* TX 5 Channel table ptr reg */
  528. #define maltxctp6r (MAL_DCR_BASE+0x26) /* TX 6 Channel table ptr reg */
  529. #define maltxctp7r (MAL_DCR_BASE+0x27) /* TX 7 Channel table ptr reg */
  530. #define maltxctp8r (MAL_DCR_BASE+0x28) /* TX 8 Channel table ptr reg */
  531. #define maltxctp9r (MAL_DCR_BASE+0x29) /* TX 9 Channel table ptr reg */
  532. #define maltxctp10r (MAL_DCR_BASE+0x2A) /* TX 10 Channel table ptr reg */
  533. #define maltxctp11r (MAL_DCR_BASE+0x2B) /* TX 11 Channel table ptr reg */
  534. #define maltxctp12r (MAL_DCR_BASE+0x2C) /* TX 12 Channel table ptr reg */
  535. #define maltxctp13r (MAL_DCR_BASE+0x2D) /* TX 13 Channel table ptr reg */
  536. #define maltxctp14r (MAL_DCR_BASE+0x2E) /* TX 14 Channel table ptr reg */
  537. #define maltxctp15r (MAL_DCR_BASE+0x2F) /* TX 15 Channel table ptr reg */
  538. #define maltxctp16r (MAL_DCR_BASE+0x30) /* TX 16 Channel table ptr reg */
  539. #define maltxctp17r (MAL_DCR_BASE+0x31) /* TX 17 Channel table ptr reg */
  540. #define maltxctp18r (MAL_DCR_BASE+0x32) /* TX 18 Channel table ptr reg */
  541. #define maltxctp19r (MAL_DCR_BASE+0x33) /* TX 19 Channel table ptr reg */
  542. #define maltxctp20r (MAL_DCR_BASE+0x34) /* TX 20 Channel table ptr reg */
  543. #define maltxctp21r (MAL_DCR_BASE+0x35) /* TX 21 Channel table ptr reg */
  544. #define maltxctp22r (MAL_DCR_BASE+0x36) /* TX 22 Channel table ptr reg */
  545. #define maltxctp23r (MAL_DCR_BASE+0x37) /* TX 23 Channel table ptr reg */
  546. #define maltxctp24r (MAL_DCR_BASE+0x38) /* TX 24 Channel table ptr reg */
  547. #define maltxctp25r (MAL_DCR_BASE+0x39) /* TX 25 Channel table ptr reg */
  548. #define maltxctp26r (MAL_DCR_BASE+0x3A) /* TX 26 Channel table ptr reg */
  549. #define maltxctp27r (MAL_DCR_BASE+0x3B) /* TX 27 Channel table ptr reg */
  550. #define maltxctp28r (MAL_DCR_BASE+0x3C) /* TX 28 Channel table ptr reg */
  551. #define maltxctp29r (MAL_DCR_BASE+0x3D) /* TX 29 Channel table ptr reg */
  552. #define maltxctp30r (MAL_DCR_BASE+0x3E) /* TX 30 Channel table ptr reg */
  553. #define maltxctp31r (MAL_DCR_BASE+0x3F) /* TX 31 Channel table ptr reg */
  554. #define malrxctp0r (MAL_DCR_BASE+0x40) /* RX 0 Channel table ptr reg */
  555. #define malrxctp1r (MAL_DCR_BASE+0x41) /* RX 1 Channel table ptr reg */
  556. #define malrxctp2r (MAL_DCR_BASE+0x42) /* RX 2 Channel table ptr reg */
  557. #define malrxctp3r (MAL_DCR_BASE+0x43) /* RX 3 Channel table ptr reg */
  558. #define malrxctp4r (MAL_DCR_BASE+0x44) /* RX 4 Channel table ptr reg */
  559. #define malrxctp5r (MAL_DCR_BASE+0x45) /* RX 5 Channel table ptr reg */
  560. #define malrxctp6r (MAL_DCR_BASE+0x46) /* RX 6 Channel table ptr reg */
  561. #define malrxctp7r (MAL_DCR_BASE+0x47) /* RX 7 Channel table ptr reg */
  562. #define malrxctp8r (MAL_DCR_BASE+0x48) /* RX 8 Channel table ptr reg */
  563. #define malrxctp9r (MAL_DCR_BASE+0x49) /* RX 9 Channel table ptr reg */
  564. #define malrxctp10r (MAL_DCR_BASE+0x4A) /* RX 10 Channel table ptr reg */
  565. #define malrxctp11r (MAL_DCR_BASE+0x4B) /* RX 11 Channel table ptr reg */
  566. #define malrxctp12r (MAL_DCR_BASE+0x4C) /* RX 12 Channel table ptr reg */
  567. #define malrxctp13r (MAL_DCR_BASE+0x4D) /* RX 13 Channel table ptr reg */
  568. #define malrxctp14r (MAL_DCR_BASE+0x4E) /* RX 14 Channel table ptr reg */
  569. #define malrxctp15r (MAL_DCR_BASE+0x4F) /* RX 15 Channel table ptr reg */
  570. #define malrxctp16r (MAL_DCR_BASE+0x50) /* RX 16 Channel table ptr reg */
  571. #define malrxctp17r (MAL_DCR_BASE+0x51) /* RX 17 Channel table ptr reg */
  572. #define malrxctp18r (MAL_DCR_BASE+0x52) /* RX 18 Channel table ptr reg */
  573. #define malrxctp19r (MAL_DCR_BASE+0x53) /* RX 19 Channel table ptr reg */
  574. #define malrxctp20r (MAL_DCR_BASE+0x54) /* RX 20 Channel table ptr reg */
  575. #define malrxctp21r (MAL_DCR_BASE+0x55) /* RX 21 Channel table ptr reg */
  576. #define malrxctp22r (MAL_DCR_BASE+0x56) /* RX 22 Channel table ptr reg */
  577. #define malrxctp23r (MAL_DCR_BASE+0x57) /* RX 23 Channel table ptr reg */
  578. #define malrxctp24r (MAL_DCR_BASE+0x58) /* RX 24 Channel table ptr reg */
  579. #define malrxctp25r (MAL_DCR_BASE+0x59) /* RX 25 Channel table ptr reg */
  580. #define malrxctp26r (MAL_DCR_BASE+0x5A) /* RX 26 Channel table ptr reg */
  581. #define malrxctp27r (MAL_DCR_BASE+0x5B) /* RX 27 Channel table ptr reg */
  582. #define malrxctp28r (MAL_DCR_BASE+0x5C) /* RX 28 Channel table ptr reg */
  583. #define malrxctp29r (MAL_DCR_BASE+0x5D) /* RX 29 Channel table ptr reg */
  584. #define malrxctp30r (MAL_DCR_BASE+0x5E) /* RX 30 Channel table ptr reg */
  585. #define malrxctp31r (MAL_DCR_BASE+0x5F) /* RX 31 Channel table ptr reg */
  586. #define malrcbs0 (MAL_DCR_BASE+0x60) /* RX 0 Channel buffer size reg */
  587. #define malrcbs1 (MAL_DCR_BASE+0x61) /* RX 1 Channel buffer size reg */
  588. #define malrcbs2 (MAL_DCR_BASE+0x62) /* RX 2 Channel buffer size reg */
  589. #define malrcbs3 (MAL_DCR_BASE+0x63) /* RX 3 Channel buffer size reg */
  590. #define malrcbs4 (MAL_DCR_BASE+0x64) /* RX 4 Channel buffer size reg */
  591. #define malrcbs5 (MAL_DCR_BASE+0x65) /* RX 5 Channel buffer size reg */
  592. #define malrcbs6 (MAL_DCR_BASE+0x66) /* RX 6 Channel buffer size reg */
  593. #define malrcbs7 (MAL_DCR_BASE+0x67) /* RX 7 Channel buffer size reg */
  594. #define malrcbs8 (MAL_DCR_BASE+0x68) /* RX 8 Channel buffer size reg */
  595. #define malrcbs9 (MAL_DCR_BASE+0x69) /* RX 9 Channel buffer size reg */
  596. #define malrcbs10 (MAL_DCR_BASE+0x6A) /* RX 10 Channel buffer size reg */
  597. #define malrcbs11 (MAL_DCR_BASE+0x6B) /* RX 11 Channel buffer size reg */
  598. #define malrcbs12 (MAL_DCR_BASE+0x6C) /* RX 12 Channel buffer size reg */
  599. #define malrcbs13 (MAL_DCR_BASE+0x6D) /* RX 13 Channel buffer size reg */
  600. #define malrcbs14 (MAL_DCR_BASE+0x6E) /* RX 14 Channel buffer size reg */
  601. #define malrcbs15 (MAL_DCR_BASE+0x6F) /* RX 15 Channel buffer size reg */
  602. #define malrcbs16 (MAL_DCR_BASE+0x70) /* RX 16 Channel buffer size reg */
  603. #define malrcbs17 (MAL_DCR_BASE+0x71) /* RX 17 Channel buffer size reg */
  604. #define malrcbs18 (MAL_DCR_BASE+0x72) /* RX 18 Channel buffer size reg */
  605. #define malrcbs19 (MAL_DCR_BASE+0x73) /* RX 19 Channel buffer size reg */
  606. #define malrcbs20 (MAL_DCR_BASE+0x74) /* RX 20 Channel buffer size reg */
  607. #define malrcbs21 (MAL_DCR_BASE+0x75) /* RX 21 Channel buffer size reg */
  608. #define malrcbs22 (MAL_DCR_BASE+0x76) /* RX 22 Channel buffer size reg */
  609. #define malrcbs23 (MAL_DCR_BASE+0x77) /* RX 23 Channel buffer size reg */
  610. #define malrcbs24 (MAL_DCR_BASE+0x78) /* RX 24 Channel buffer size reg */
  611. #define malrcbs25 (MAL_DCR_BASE+0x79) /* RX 25 Channel buffer size reg */
  612. #define malrcbs26 (MAL_DCR_BASE+0x7A) /* RX 26 Channel buffer size reg */
  613. #define malrcbs27 (MAL_DCR_BASE+0x7B) /* RX 27 Channel buffer size reg */
  614. #define malrcbs28 (MAL_DCR_BASE+0x7C) /* RX 28 Channel buffer size reg */
  615. #define malrcbs29 (MAL_DCR_BASE+0x7D) /* RX 29 Channel buffer size reg */
  616. #define malrcbs30 (MAL_DCR_BASE+0x7E) /* RX 30 Channel buffer size reg */
  617. #define malrcbs31 (MAL_DCR_BASE+0x7F) /* RX 31 Channel buffer size reg */
  618. #else /* !defined(CONFIG_405EZ) */
  619. #define MAL_DCR_BASE 0x180
  620. #define malmcr (MAL_DCR_BASE+0x00) /* MAL Config reg */
  621. #define malesr (MAL_DCR_BASE+0x01) /* Error Status reg (Read/Clear) */
  622. #define malier (MAL_DCR_BASE+0x02) /* Interrupt enable reg */
  623. #define maldbr (MAL_DCR_BASE+0x03) /* Mal Debug reg (Read only) */
  624. #define maltxcasr (MAL_DCR_BASE+0x04) /* TX Channel active reg (set) */
  625. #define maltxcarr (MAL_DCR_BASE+0x05) /* TX Channel active reg (Reset) */
  626. #define maltxeobisr (MAL_DCR_BASE+0x06) /* TX End of buffer int status reg */
  627. #define maltxdeir (MAL_DCR_BASE+0x07) /* TX Descr. Error Int reg */
  628. #define malrxcasr (MAL_DCR_BASE+0x10) /* RX Channel active reg (set) */
  629. #define malrxcarr (MAL_DCR_BASE+0x11) /* RX Channel active reg (Reset) */
  630. #define malrxeobisr (MAL_DCR_BASE+0x12) /* RX End of buffer int status reg */
  631. #define malrxdeir (MAL_DCR_BASE+0x13) /* RX Descr. Error Int reg */
  632. #define maltxctp0r (MAL_DCR_BASE+0x20) /* TX 0 Channel table pointer reg */
  633. #define maltxctp1r (MAL_DCR_BASE+0x21) /* TX 1 Channel table pointer reg */
  634. #define maltxctp2r (MAL_DCR_BASE+0x22) /* TX 2 Channel table pointer reg */
  635. #define malrxctp0r (MAL_DCR_BASE+0x40) /* RX 0 Channel table pointer reg */
  636. #define malrxctp1r (MAL_DCR_BASE+0x41) /* RX 1 Channel table pointer reg */
  637. #define malrcbs0 (MAL_DCR_BASE+0x60) /* RX 0 Channel buffer size reg */
  638. #define malrcbs1 (MAL_DCR_BASE+0x61) /* RX 1 Channel buffer size reg */
  639. #endif /* defined(CONFIG_405EZ) */
  640. /*-----------------------------------------------------------------------------
  641. | IIC Register Offsets
  642. '----------------------------------------------------------------------------*/
  643. #define IICMDBUF 0x00
  644. #define IICSDBUF 0x02
  645. #define IICLMADR 0x04
  646. #define IICHMADR 0x05
  647. #define IICCNTL 0x06
  648. #define IICMDCNTL 0x07
  649. #define IICSTS 0x08
  650. #define IICEXTSTS 0x09
  651. #define IICLSADR 0x0A
  652. #define IICHSADR 0x0B
  653. #define IICCLKDIV 0x0C
  654. #define IICINTRMSK 0x0D
  655. #define IICXFRCNT 0x0E
  656. #define IICXTCNTLSS 0x0F
  657. #define IICDIRECTCNTL 0x10
  658. /*-----------------------------------------------------------------------------
  659. | UART Register Offsets
  660. '----------------------------------------------------------------------------*/
  661. #define DATA_REG 0x00
  662. #define DL_LSB 0x00
  663. #define DL_MSB 0x01
  664. #define INT_ENABLE 0x01
  665. #define FIFO_CONTROL 0x02
  666. #define LINE_CONTROL 0x03
  667. #define MODEM_CONTROL 0x04
  668. #define LINE_STATUS 0x05
  669. #define MODEM_STATUS 0x06
  670. #define SCRATCH 0x07
  671. /******************************************************************************
  672. * On Chip Memory
  673. ******************************************************************************/
  674. #if defined(CONFIG_405EZ)
  675. #define OCM_DCR_BASE 0x020
  676. #define ocmplb3cr1 (OCM_DCR_BASE+0x00) /* OCM PLB3 Bank 1 Config Reg */
  677. #define ocmplb3cr2 (OCM_DCR_BASE+0x01) /* OCM PLB3 Bank 2 Config Reg */
  678. #define ocmplb3bear (OCM_DCR_BASE+0x02) /* OCM PLB3 Bus Error Add Reg */
  679. #define ocmplb3besr0 (OCM_DCR_BASE+0x03) /* OCM PLB3 Bus Error Stat Reg 0 */
  680. #define ocmplb3besr1 (OCM_DCR_BASE+0x04) /* OCM PLB3 Bus Error Stat Reg 1 */
  681. #define ocmcid (OCM_DCR_BASE+0x05) /* OCM Core ID */
  682. #define ocmrevid (OCM_DCR_BASE+0x06) /* OCM Revision ID */
  683. #define ocmplb3dpc (OCM_DCR_BASE+0x07) /* OCM PLB3 Data Parity Check */
  684. #define ocmdscr1 (OCM_DCR_BASE+0x08) /* OCM D-side Bank 1 Config Reg */
  685. #define ocmdscr2 (OCM_DCR_BASE+0x09) /* OCM D-side Bank 2 Config Reg */
  686. #define ocmiscr1 (OCM_DCR_BASE+0x0A) /* OCM I-side Bank 1 Config Reg */
  687. #define ocmiscr2 (OCM_DCR_BASE+0x0B) /* OCM I-side Bank 2 Config Reg */
  688. #define ocmdsisdpc (OCM_DCR_BASE+0x0C) /* OCM D-side/I-side Data Par Chk*/
  689. #define ocmdsisbear (OCM_DCR_BASE+0x0D) /* OCM D-side/I-side Bus Err Addr*/
  690. #define ocmdsisbesr (OCM_DCR_BASE+0x0E) /* OCM D-side/I-side Bus Err Stat*/
  691. #else
  692. #define OCM_DCR_BASE 0x018
  693. #define ocmisarc (OCM_DCR_BASE+0x00) /* OCM I-side address compare reg */
  694. #define ocmiscntl (OCM_DCR_BASE+0x01) /* OCM I-side control reg */
  695. #define ocmdsarc (OCM_DCR_BASE+0x02) /* OCM D-side address compare reg */
  696. #define ocmdscntl (OCM_DCR_BASE+0x03) /* OCM D-side control reg */
  697. #endif /* CONFIG_405EZ */
  698. /******************************************************************************
  699. * GPIO macro register defines
  700. ******************************************************************************/
  701. #if defined(CONFIG_405EZ)
  702. /* Only the 405EZ has 2 GPIOs */
  703. #define GPIO_BASE 0xEF600700
  704. #define GPIO0_OR (GPIO_BASE+0x0)
  705. #define GPIO0_TCR (GPIO_BASE+0x4)
  706. #define GPIO0_OSRL (GPIO_BASE+0x8)
  707. #define GPIO0_OSRH (GPIO_BASE+0xC)
  708. #define GPIO0_TSRL (GPIO_BASE+0x10)
  709. #define GPIO0_TSRH (GPIO_BASE+0x14)
  710. #define GPIO0_ODR (GPIO_BASE+0x18)
  711. #define GPIO0_IR (GPIO_BASE+0x1C)
  712. #define GPIO0_RR1 (GPIO_BASE+0x20)
  713. #define GPIO0_RR2 (GPIO_BASE+0x24)
  714. #define GPIO0_RR3 (GPIO_BASE+0x28)
  715. #define GPIO0_ISR1L (GPIO_BASE+0x30)
  716. #define GPIO0_ISR1H (GPIO_BASE+0x34)
  717. #define GPIO0_ISR2L (GPIO_BASE+0x38)
  718. #define GPIO0_ISR2H (GPIO_BASE+0x3C)
  719. #define GPIO0_ISR3L (GPIO_BASE+0x40)
  720. #define GPIO0_ISR3H (GPIO_BASE+0x44)
  721. #define GPIO1_BASE 0xEF600800
  722. #define GPIO1_OR (GPIO1_BASE+0x0)
  723. #define GPIO1_TCR (GPIO1_BASE+0x4)
  724. #define GPIO1_OSRL (GPIO1_BASE+0x8)
  725. #define GPIO1_OSRH (GPIO1_BASE+0xC)
  726. #define GPIO1_TSRL (GPIO1_BASE+0x10)
  727. #define GPIO1_TSRH (GPIO1_BASE+0x14)
  728. #define GPIO1_ODR (GPIO1_BASE+0x18)
  729. #define GPIO1_IR (GPIO1_BASE+0x1C)
  730. #define GPIO1_RR1 (GPIO1_BASE+0x20)
  731. #define GPIO1_RR2 (GPIO1_BASE+0x24)
  732. #define GPIO1_RR3 (GPIO1_BASE+0x28)
  733. #define GPIO1_ISR1L (GPIO1_BASE+0x30)
  734. #define GPIO1_ISR1H (GPIO1_BASE+0x34)
  735. #define GPIO1_ISR2L (GPIO1_BASE+0x38)
  736. #define GPIO1_ISR2H (GPIO1_BASE+0x3C)
  737. #define GPIO1_ISR3L (GPIO1_BASE+0x40)
  738. #define GPIO1_ISR3H (GPIO1_BASE+0x44)
  739. #elif defined(CONFIG_405EX)
  740. #define GPIO_BASE 0xEF600800
  741. #define GPIO0_OR (GPIO_BASE+0x0)
  742. #define GPIO0_TCR (GPIO_BASE+0x4)
  743. #define GPIO0_OSRL (GPIO_BASE+0x8)
  744. #define GPIO0_OSRH (GPIO_BASE+0xC)
  745. #define GPIO0_TSRL (GPIO_BASE+0x10)
  746. #define GPIO0_TSRH (GPIO_BASE+0x14)
  747. #define GPIO0_ODR (GPIO_BASE+0x18)
  748. #define GPIO0_IR (GPIO_BASE+0x1C)
  749. #define GPIO0_RR1 (GPIO_BASE+0x20)
  750. #define GPIO0_RR2 (GPIO_BASE+0x24)
  751. #define GPIO0_ISR1L (GPIO_BASE+0x30)
  752. #define GPIO0_ISR1H (GPIO_BASE+0x34)
  753. #define GPIO0_ISR2L (GPIO_BASE+0x38)
  754. #define GPIO0_ISR2H (GPIO_BASE+0x3C)
  755. #define GPIO0_ISR3L (GPIO_BASE+0x40)
  756. #define GPIO0_ISR3H (GPIO_BASE+0x44)
  757. #else /* !405EZ */
  758. #define GPIO_BASE 0xEF600700
  759. #define GPIO0_OR (GPIO_BASE+0x0)
  760. #define GPIO0_TCR (GPIO_BASE+0x4)
  761. #define GPIO0_OSRH (GPIO_BASE+0x8)
  762. #define GPIO0_OSRL (GPIO_BASE+0xC)
  763. #define GPIO0_TSRH (GPIO_BASE+0x10)
  764. #define GPIO0_TSRL (GPIO_BASE+0x14)
  765. #define GPIO0_ODR (GPIO_BASE+0x18)
  766. #define GPIO0_IR (GPIO_BASE+0x1C)
  767. #define GPIO0_RR1 (GPIO_BASE+0x20)
  768. #define GPIO0_RR2 (GPIO_BASE+0x24)
  769. #define GPIO0_ISR1H (GPIO_BASE+0x30)
  770. #define GPIO0_ISR1L (GPIO_BASE+0x34)
  771. #define GPIO0_ISR2H (GPIO_BASE+0x38)
  772. #define GPIO0_ISR2L (GPIO_BASE+0x3C)
  773. #endif /* CONFIG_405EZ */
  774. #define GPIO0_BASE GPIO_BASE
  775. #if defined(CONFIG_405EX)
  776. #define SDR0_SRST 0x0200
  777. /*
  778. * Software Reset Register
  779. */
  780. #define SDR0_SRST_BGO PPC_REG_VAL(0, 1)
  781. #define SDR0_SRST_PLB4 PPC_REG_VAL(1, 1)
  782. #define SDR0_SRST_EBC PPC_REG_VAL(2, 1)
  783. #define SDR0_SRST_OPB PPC_REG_VAL(3, 1)
  784. #define SDR0_SRST_UART0 PPC_REG_VAL(4, 1)
  785. #define SDR0_SRST_UART1 PPC_REG_VAL(5, 1)
  786. #define SDR0_SRST_IIC0 PPC_REG_VAL(6, 1)
  787. #define SDR0_SRST_BGI PPC_REG_VAL(7, 1)
  788. #define SDR0_SRST_GPIO PPC_REG_VAL(8, 1)
  789. #define SDR0_SRST_GPT PPC_REG_VAL(9, 1)
  790. #define SDR0_SRST_DMC PPC_REG_VAL(10, 1)
  791. #define SDR0_SRST_RGMII PPC_REG_VAL(11, 1)
  792. #define SDR0_SRST_EMAC0 PPC_REG_VAL(12, 1)
  793. #define SDR0_SRST_EMAC1 PPC_REG_VAL(13, 1)
  794. #define SDR0_SRST_CPM PPC_REG_VAL(14, 1)
  795. #define SDR0_SRST_EPLL PPC_REG_VAL(15, 1)
  796. #define SDR0_SRST_UIC PPC_REG_VAL(16, 1)
  797. #define SDR0_SRST_UPRST PPC_REG_VAL(17, 1)
  798. #define SDR0_SRST_IIC1 PPC_REG_VAL(18, 1)
  799. #define SDR0_SRST_SCP PPC_REG_VAL(19, 1)
  800. #define SDR0_SRST_UHRST PPC_REG_VAL(20, 1)
  801. #define SDR0_SRST_DMA PPC_REG_VAL(21, 1)
  802. #define SDR0_SRST_DMAC PPC_REG_VAL(22, 1)
  803. #define SDR0_SRST_MAL PPC_REG_VAL(23, 1)
  804. #define SDR0_SRST_EBM PPC_REG_VAL(24, 1)
  805. #define SDR0_SRST_GPTR PPC_REG_VAL(25, 1)
  806. #define SDR0_SRST_PE0 PPC_REG_VAL(26, 1)
  807. #define SDR0_SRST_PE1 PPC_REG_VAL(27, 1)
  808. #define SDR0_SRST_CRYP PPC_REG_VAL(28, 1)
  809. #define SDR0_SRST_PKP PPC_REG_VAL(29, 1)
  810. #define SDR0_SRST_AHB PPC_REG_VAL(30, 1)
  811. #define SDR0_SRST_NDFC PPC_REG_VAL(31, 1)
  812. #define sdr_uart0 0x0120 /* UART0 Config */
  813. #define sdr_uart1 0x0121 /* UART1 Config */
  814. #define sdr_mfr 0x4300 /* SDR0_MFR reg */
  815. /* Defines for CPC0_EPRCSR register */
  816. #define CPC0_EPRCSR_E0NFE 0x80000000
  817. #define CPC0_EPRCSR_E1NFE 0x40000000
  818. #define CPC0_EPRCSR_E1RPP 0x00000080
  819. #define CPC0_EPRCSR_E0RPP 0x00000040
  820. #define CPC0_EPRCSR_E1ERP 0x00000020
  821. #define CPC0_EPRCSR_E0ERP 0x00000010
  822. #define CPC0_EPRCSR_E1PCI 0x00000002
  823. #define CPC0_EPRCSR_E0PCI 0x00000001
  824. #define cpr0_clkupd 0x020
  825. #define cpr0_pllc 0x040
  826. #define cpr0_plld 0x060
  827. #define cpr0_cpud 0x080
  828. #define cpr0_plbd 0x0a0
  829. #define cpr0_opbd 0x0c0
  830. #define cpr0_perd 0x0e0
  831. #define cpr0_ahbd 0x100
  832. #define cpr0_icfg 0x140
  833. #define SDR_PINSTP 0x0040
  834. #define sdr_sdcs 0x0060
  835. #define SDR0_SDCS_SDD (0x80000000 >> 31)
  836. /* CUST0 Customer Configuration Register0 */
  837. #define SDR0_CUST0 0x4000
  838. #define SDR0_CUST0_MUX_E_N_G_MASK 0xC0000000 /* Mux_Emac_NDFC_GPIO */
  839. #define SDR0_CUST0_MUX_EMAC_SEL 0x40000000 /* Emac Selection */
  840. #define SDR0_CUST0_MUX_NDFC_SEL 0x80000000 /* NDFC Selection */
  841. #define SDR0_CUST0_MUX_GPIO_SEL 0xC0000000 /* GPIO Selection */
  842. #define SDR0_CUST0_NDFC_EN_MASK 0x20000000 /* NDFC Enable Mask */
  843. #define SDR0_CUST0_NDFC_ENABLE 0x20000000 /* NDFC Enable */
  844. #define SDR0_CUST0_NDFC_DISABLE 0x00000000 /* NDFC Disable */
  845. #define SDR0_CUST0_NDFC_BW_MASK 0x10000000 /* NDFC Boot Width */
  846. #define SDR0_CUST0_NDFC_BW_16_BIT 0x10000000 /* NDFC Boot Width = 16 Bit */
  847. #define SDR0_CUST0_NDFC_BW_8_BIT 0x00000000 /* NDFC Boot Width = 8 Bit */
  848. #define SDR0_CUST0_NDFC_BP_MASK 0x0F000000 /* NDFC Boot Page */
  849. #define SDR0_CUST0_NDFC_BP_ENCODE(n) ((((unsigned long)(n))&0xF)<<24)
  850. #define SDR0_CUST0_NDFC_BP_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  851. #define SDR0_CUST0_NDFC_BAC_MASK 0x00C00000 /* NDFC Boot Address Cycle */
  852. #define SDR0_CUST0_NDFC_BAC_ENCODE(n) ((((unsigned long)(n))&0x3)<<22)
  853. #define SDR0_CUST0_NDFC_BAC_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
  854. #define SDR0_CUST0_NDFC_ARE_MASK 0x00200000 /* NDFC Auto Read Enable */
  855. #define SDR0_CUST0_NDFC_ARE_ENABLE 0x00200000 /* NDFC Auto Read Enable */
  856. #define SDR0_CUST0_NDFC_ARE_DISABLE 0x00000000 /* NDFC Auto Read Disable */
  857. #define SDR0_CUST0_NRB_MASK 0x00100000 /* NDFC Ready / Busy */
  858. #define SDR0_CUST0_NRB_BUSY 0x00100000 /* Busy */
  859. #define SDR0_CUST0_NRB_READY 0x00000000 /* Ready */
  860. #define SDR0_CUST0_NDRSC_MASK 0x0000FFF0 /* NDFC Device Reset Count Mask */
  861. #define SDR0_CUST0_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFF)<<4)
  862. #define SDR0_CUST0_NDRSC_DECODE(n) ((((unsigned long)(n))>>4)&0xFFF)
  863. #define SDR0_CUST0_CHIPSELGAT_MASK 0x0000000F /* Chip Select Gating Mask */
  864. #define SDR0_CUST0_CHIPSELGAT_DIS 0x00000000 /* Chip Select Gating Disable */
  865. #define SDR0_CUST0_CHIPSELGAT_ENALL 0x0000000F /* All Chip Select Gating Enable */
  866. #define SDR0_CUST0_CHIPSELGAT_EN0 0x00000008 /* Chip Select0 Gating Enable */
  867. #define SDR0_CUST0_CHIPSELGAT_EN1 0x00000004 /* Chip Select1 Gating Enable */
  868. #define SDR0_CUST0_CHIPSELGAT_EN2 0x00000002 /* Chip Select2 Gating Enable */
  869. #define SDR0_CUST0_CHIPSELGAT_EN3 0x00000001 /* Chip Select3 Gating Enable */
  870. #define SDR0_PFC0 0x4100
  871. #define SDR0_PFC1 0x4101
  872. #define SDR0_PFC1_U1ME 0x02000000
  873. #define SDR0_PFC1_U0ME 0x00080000
  874. #define SDR0_PFC1_U0IM 0x00040000
  875. #define SDR0_PFC1_SIS 0x00020000
  876. #define SDR0_PFC1_DMAAEN 0x00010000
  877. #define SDR0_PFC1_DMADEN 0x00008000
  878. #define SDR0_PFC1_USBEN 0x00004000
  879. #define SDR0_PFC1_AHBSWAP 0x00000020
  880. #define SDR0_PFC1_USBBIGEN 0x00000010
  881. #define SDR0_PFC1_GPT_FREQ 0x0000000f
  882. #endif
  883. /* General Purpose Timer (GPT) Register Offsets */
  884. #define GPT0_TBC 0x00000000
  885. #define GPT0_IM 0x00000018
  886. #define GPT0_ISS 0x0000001C
  887. #define GPT0_ISC 0x00000020
  888. #define GPT0_IE 0x00000024
  889. #define GPT0_COMP0 0x00000080
  890. #define GPT0_COMP1 0x00000084
  891. #define GPT0_COMP2 0x00000088
  892. #define GPT0_COMP3 0x0000008C
  893. #define GPT0_COMP4 0x00000090
  894. #define GPT0_COMP5 0x00000094
  895. #define GPT0_COMP6 0x00000098
  896. #define GPT0_MASK0 0x000000C0
  897. #define GPT0_MASK1 0x000000C4
  898. #define GPT0_MASK2 0x000000C8
  899. #define GPT0_MASK3 0x000000CC
  900. #define GPT0_MASK4 0x000000D0
  901. #define GPT0_MASK5 0x000000D4
  902. #define GPT0_MASK6 0x000000D8
  903. #define GPT0_DCT0 0x00000110
  904. #define GPT0_DCIS 0x0000011C
  905. #endif /* __PPC405_H__ */