pci.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559
  1. /*
  2. * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  3. * Andreas Heppel <aheppel@sysgo.de>
  4. *
  5. * (C) Copyright 2002, 2003
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * PCI routines
  28. */
  29. #include <common.h>
  30. #include <command.h>
  31. #include <asm/processor.h>
  32. #include <asm/io.h>
  33. #include <pci.h>
  34. #define PCI_HOSE_OP(rw, size, type) \
  35. int pci_hose_##rw##_config_##size(struct pci_controller *hose, \
  36. pci_dev_t dev, \
  37. int offset, type value) \
  38. { \
  39. return hose->rw##_##size(hose, dev, offset, value); \
  40. }
  41. PCI_HOSE_OP(read, byte, u8 *)
  42. PCI_HOSE_OP(read, word, u16 *)
  43. PCI_HOSE_OP(read, dword, u32 *)
  44. PCI_HOSE_OP(write, byte, u8)
  45. PCI_HOSE_OP(write, word, u16)
  46. PCI_HOSE_OP(write, dword, u32)
  47. #ifndef CONFIG_IXP425
  48. #define PCI_OP(rw, size, type, error_code) \
  49. int pci_##rw##_config_##size(pci_dev_t dev, int offset, type value) \
  50. { \
  51. struct pci_controller *hose = pci_bus_to_hose(PCI_BUS(dev)); \
  52. \
  53. if (!hose) \
  54. { \
  55. error_code; \
  56. return -1; \
  57. } \
  58. \
  59. return pci_hose_##rw##_config_##size(hose, dev, offset, value); \
  60. }
  61. PCI_OP(read, byte, u8 *, *value = 0xff)
  62. PCI_OP(read, word, u16 *, *value = 0xffff)
  63. PCI_OP(read, dword, u32 *, *value = 0xffffffff)
  64. PCI_OP(write, byte, u8, )
  65. PCI_OP(write, word, u16, )
  66. PCI_OP(write, dword, u32, )
  67. #endif /* CONFIG_IXP425 */
  68. #define PCI_READ_VIA_DWORD_OP(size, type, off_mask) \
  69. int pci_hose_read_config_##size##_via_dword(struct pci_controller *hose,\
  70. pci_dev_t dev, \
  71. int offset, type val) \
  72. { \
  73. u32 val32; \
  74. \
  75. if (pci_hose_read_config_dword(hose, dev, offset & 0xfc, &val32) < 0) { \
  76. *val = -1; \
  77. return -1; \
  78. } \
  79. \
  80. *val = (val32 >> ((offset & (int)off_mask) * 8)); \
  81. \
  82. return 0; \
  83. }
  84. #define PCI_WRITE_VIA_DWORD_OP(size, type, off_mask, val_mask) \
  85. int pci_hose_write_config_##size##_via_dword(struct pci_controller *hose,\
  86. pci_dev_t dev, \
  87. int offset, type val) \
  88. { \
  89. u32 val32, mask, ldata, shift; \
  90. \
  91. if (pci_hose_read_config_dword(hose, dev, offset & 0xfc, &val32) < 0)\
  92. return -1; \
  93. \
  94. shift = ((offset & (int)off_mask) * 8); \
  95. ldata = (((unsigned long)val) & val_mask) << shift; \
  96. mask = val_mask << shift; \
  97. val32 = (val32 & ~mask) | ldata; \
  98. \
  99. if (pci_hose_write_config_dword(hose, dev, offset & 0xfc, val32) < 0)\
  100. return -1; \
  101. \
  102. return 0; \
  103. }
  104. PCI_READ_VIA_DWORD_OP(byte, u8 *, 0x03)
  105. PCI_READ_VIA_DWORD_OP(word, u16 *, 0x02)
  106. PCI_WRITE_VIA_DWORD_OP(byte, u8, 0x03, 0x000000ff)
  107. PCI_WRITE_VIA_DWORD_OP(word, u16, 0x02, 0x0000ffff)
  108. /*
  109. *
  110. */
  111. static struct pci_controller* hose_head = NULL;
  112. void pci_register_hose(struct pci_controller* hose)
  113. {
  114. struct pci_controller **phose = &hose_head;
  115. while(*phose)
  116. phose = &(*phose)->next;
  117. hose->next = NULL;
  118. *phose = hose;
  119. }
  120. struct pci_controller *pci_bus_to_hose (int bus)
  121. {
  122. struct pci_controller *hose;
  123. for (hose = hose_head; hose; hose = hose->next)
  124. if (bus >= hose->first_busno && bus <= hose->last_busno)
  125. return hose;
  126. printf("pci_bus_to_hose() failed\n");
  127. return NULL;
  128. }
  129. #ifndef CONFIG_IXP425
  130. pci_dev_t pci_find_devices(struct pci_device_id *ids, int index)
  131. {
  132. struct pci_controller * hose;
  133. u16 vendor, device;
  134. u8 header_type;
  135. pci_dev_t bdf;
  136. int i, bus, found_multi = 0;
  137. for (hose = hose_head; hose; hose = hose->next)
  138. {
  139. #ifdef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
  140. for (bus = hose->last_busno; bus >= hose->first_busno; bus--)
  141. #else
  142. for (bus = hose->first_busno; bus <= hose->last_busno; bus++)
  143. #endif
  144. for (bdf = PCI_BDF(bus,0,0);
  145. #if defined(CONFIG_ELPPC) || defined(CONFIG_PPMC7XX)
  146. bdf < PCI_BDF(bus,PCI_MAX_PCI_DEVICES-1,PCI_MAX_PCI_FUNCTIONS-1);
  147. #else
  148. bdf < PCI_BDF(bus+1,0,0);
  149. #endif
  150. bdf += PCI_BDF(0,0,1))
  151. {
  152. if (!PCI_FUNC(bdf)) {
  153. pci_read_config_byte(bdf,
  154. PCI_HEADER_TYPE,
  155. &header_type);
  156. found_multi = header_type & 0x80;
  157. } else {
  158. if (!found_multi)
  159. continue;
  160. }
  161. pci_read_config_word(bdf,
  162. PCI_VENDOR_ID,
  163. &vendor);
  164. pci_read_config_word(bdf,
  165. PCI_DEVICE_ID,
  166. &device);
  167. for (i=0; ids[i].vendor != 0; i++)
  168. if (vendor == ids[i].vendor &&
  169. device == ids[i].device)
  170. {
  171. if (index <= 0)
  172. return bdf;
  173. index--;
  174. }
  175. }
  176. }
  177. return (-1);
  178. }
  179. #endif /* CONFIG_IXP425 */
  180. pci_dev_t pci_find_device(unsigned int vendor, unsigned int device, int index)
  181. {
  182. static struct pci_device_id ids[2] = {{}, {0, 0}};
  183. ids[0].vendor = vendor;
  184. ids[0].device = device;
  185. return pci_find_devices(ids, index);
  186. }
  187. /*
  188. *
  189. */
  190. pci_addr_t pci_hose_phys_to_bus (struct pci_controller *hose,
  191. phys_addr_t phys_addr,
  192. unsigned long flags)
  193. {
  194. struct pci_region *res;
  195. pci_addr_t bus_addr;
  196. int i;
  197. if (!hose) {
  198. printf ("pci_hose_phys_to_bus: %s\n", "invalid hose");
  199. goto Done;
  200. }
  201. for (i = 0; i < hose->region_count; i++) {
  202. res = &hose->regions[i];
  203. if (((res->flags ^ flags) & PCI_REGION_TYPE) != 0)
  204. continue;
  205. bus_addr = phys_addr - res->phys_start + res->bus_start;
  206. if (bus_addr >= res->bus_start &&
  207. bus_addr < res->bus_start + res->size) {
  208. return bus_addr;
  209. }
  210. }
  211. printf ("pci_hose_phys_to_bus: %s\n", "invalid physical address");
  212. Done:
  213. return 0;
  214. }
  215. phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose,
  216. pci_addr_t bus_addr,
  217. unsigned long flags)
  218. {
  219. struct pci_region *res;
  220. int i;
  221. if (!hose) {
  222. printf ("pci_hose_bus_to_phys: %s\n", "invalid hose");
  223. goto Done;
  224. }
  225. for (i = 0; i < hose->region_count; i++) {
  226. res = &hose->regions[i];
  227. if (((res->flags ^ flags) & PCI_REGION_TYPE) != 0)
  228. continue;
  229. if (bus_addr >= res->bus_start &&
  230. bus_addr < res->bus_start + res->size) {
  231. return bus_addr - res->bus_start + res->phys_start;
  232. }
  233. }
  234. printf ("pci_hose_bus_to_phys: %s\n", "invalid physical address");
  235. Done:
  236. return 0;
  237. }
  238. /*
  239. *
  240. */
  241. int pci_hose_config_device(struct pci_controller *hose,
  242. pci_dev_t dev,
  243. unsigned long io,
  244. pci_addr_t mem,
  245. unsigned long command)
  246. {
  247. unsigned int bar_response, old_command;
  248. pci_addr_t bar_value;
  249. pci_size_t bar_size;
  250. unsigned char pin;
  251. int bar, found_mem64;
  252. debug ("PCI Config: I/O=0x%lx, Memory=0x%llx, Command=0x%lx\n",
  253. io, (u64)mem, command);
  254. pci_hose_write_config_dword (hose, dev, PCI_COMMAND, 0);
  255. for (bar = PCI_BASE_ADDRESS_0; bar < PCI_BASE_ADDRESS_5; bar += 4) {
  256. pci_hose_write_config_dword (hose, dev, bar, 0xffffffff);
  257. pci_hose_read_config_dword (hose, dev, bar, &bar_response);
  258. if (!bar_response)
  259. continue;
  260. found_mem64 = 0;
  261. /* Check the BAR type and set our address mask */
  262. if (bar_response & PCI_BASE_ADDRESS_SPACE) {
  263. bar_size = ~(bar_response & PCI_BASE_ADDRESS_IO_MASK) + 1;
  264. /* round up region base address to a multiple of size */
  265. io = ((io - 1) | (bar_size - 1)) + 1;
  266. bar_value = io;
  267. /* compute new region base address */
  268. io = io + bar_size;
  269. } else {
  270. if ((bar_response & PCI_BASE_ADDRESS_MEM_TYPE_MASK) ==
  271. PCI_BASE_ADDRESS_MEM_TYPE_64) {
  272. u32 bar_response_upper;
  273. u64 bar64;
  274. pci_hose_write_config_dword(hose, dev, bar+4, 0xffffffff);
  275. pci_hose_read_config_dword(hose, dev, bar+4, &bar_response_upper);
  276. bar64 = ((u64)bar_response_upper << 32) | bar_response;
  277. bar_size = ~(bar64 & PCI_BASE_ADDRESS_MEM_MASK) + 1;
  278. found_mem64 = 1;
  279. } else {
  280. bar_size = (u32)(~(bar_response & PCI_BASE_ADDRESS_MEM_MASK) + 1);
  281. }
  282. /* round up region base address to multiple of size */
  283. mem = ((mem - 1) | (bar_size - 1)) + 1;
  284. bar_value = mem;
  285. /* compute new region base address */
  286. mem = mem + bar_size;
  287. }
  288. /* Write it out and update our limit */
  289. pci_hose_write_config_dword (hose, dev, bar, (u32)bar_value);
  290. if (found_mem64) {
  291. bar += 4;
  292. #ifdef CONFIG_SYS_PCI_64BIT
  293. pci_hose_write_config_dword(hose, dev, bar, (u32)(bar_value>>32));
  294. #else
  295. pci_hose_write_config_dword (hose, dev, bar, 0x00000000);
  296. #endif
  297. }
  298. }
  299. /* Configure Cache Line Size Register */
  300. pci_hose_write_config_byte (hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
  301. /* Configure Latency Timer */
  302. pci_hose_write_config_byte (hose, dev, PCI_LATENCY_TIMER, 0x80);
  303. /* Disable interrupt line, if device says it wants to use interrupts */
  304. pci_hose_read_config_byte (hose, dev, PCI_INTERRUPT_PIN, &pin);
  305. if (pin != 0) {
  306. pci_hose_write_config_byte (hose, dev, PCI_INTERRUPT_LINE, 0xff);
  307. }
  308. pci_hose_read_config_dword (hose, dev, PCI_COMMAND, &old_command);
  309. pci_hose_write_config_dword (hose, dev, PCI_COMMAND,
  310. (old_command & 0xffff0000) | command);
  311. return 0;
  312. }
  313. /*
  314. *
  315. */
  316. struct pci_config_table *pci_find_config(struct pci_controller *hose,
  317. unsigned short class,
  318. unsigned int vendor,
  319. unsigned int device,
  320. unsigned int bus,
  321. unsigned int dev,
  322. unsigned int func)
  323. {
  324. struct pci_config_table *table;
  325. for (table = hose->config_table; table && table->vendor; table++) {
  326. if ((table->vendor == PCI_ANY_ID || table->vendor == vendor) &&
  327. (table->device == PCI_ANY_ID || table->device == device) &&
  328. (table->class == PCI_ANY_ID || table->class == class) &&
  329. (table->bus == PCI_ANY_ID || table->bus == bus) &&
  330. (table->dev == PCI_ANY_ID || table->dev == dev) &&
  331. (table->func == PCI_ANY_ID || table->func == func)) {
  332. return table;
  333. }
  334. }
  335. return NULL;
  336. }
  337. void pci_cfgfunc_config_device(struct pci_controller *hose,
  338. pci_dev_t dev,
  339. struct pci_config_table *entry)
  340. {
  341. pci_hose_config_device(hose, dev, entry->priv[0], entry->priv[1], entry->priv[2]);
  342. }
  343. void pci_cfgfunc_do_nothing(struct pci_controller *hose,
  344. pci_dev_t dev, struct pci_config_table *entry)
  345. {
  346. }
  347. /*
  348. *
  349. */
  350. /* HJF: Changed this to return int. I think this is required
  351. * to get the correct result when scanning bridges
  352. */
  353. extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
  354. extern void pciauto_config_init(struct pci_controller *hose);
  355. int __pci_skip_dev(struct pci_controller *hose, pci_dev_t dev)
  356. {
  357. /*
  358. * Check if pci device should be skipped in configuration
  359. */
  360. if (dev == PCI_BDF(hose->first_busno, 0, 0)) {
  361. #if defined(CONFIG_PCI_CONFIG_HOST_BRIDGE) /* don't skip host bridge */
  362. /*
  363. * Only skip configuration if "pciconfighost" is not set
  364. */
  365. if (getenv("pciconfighost") == NULL)
  366. return 1;
  367. #else
  368. return 1;
  369. #endif
  370. }
  371. return 0;
  372. }
  373. int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev)
  374. __attribute__((weak, alias("__pci_skip_dev")));
  375. #ifdef CONFIG_PCI_SCAN_SHOW
  376. int __pci_print_dev(struct pci_controller *hose, pci_dev_t dev)
  377. {
  378. if (dev == PCI_BDF(hose->first_busno, 0, 0))
  379. return 0;
  380. return 1;
  381. }
  382. int pci_print_dev(struct pci_controller *hose, pci_dev_t dev)
  383. __attribute__((weak, alias("__pci_print_dev")));
  384. #endif /* CONFIG_PCI_SCAN_SHOW */
  385. int pci_hose_scan_bus(struct pci_controller *hose, int bus)
  386. {
  387. unsigned int sub_bus, found_multi=0;
  388. unsigned short vendor, device, class;
  389. unsigned char header_type;
  390. struct pci_config_table *cfg;
  391. pci_dev_t dev;
  392. sub_bus = bus;
  393. for (dev = PCI_BDF(bus,0,0);
  394. dev < PCI_BDF(bus,PCI_MAX_PCI_DEVICES-1,PCI_MAX_PCI_FUNCTIONS-1);
  395. dev += PCI_BDF(0,0,1)) {
  396. if (pci_skip_dev(hose, dev))
  397. continue;
  398. if (PCI_FUNC(dev) && !found_multi)
  399. continue;
  400. pci_hose_read_config_byte(hose, dev, PCI_HEADER_TYPE, &header_type);
  401. pci_hose_read_config_word(hose, dev, PCI_VENDOR_ID, &vendor);
  402. if (vendor != 0xffff && vendor != 0x0000) {
  403. if (!PCI_FUNC(dev))
  404. found_multi = header_type & 0x80;
  405. debug ("PCI Scan: Found Bus %d, Device %d, Function %d\n",
  406. PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev) );
  407. pci_hose_read_config_word(hose, dev, PCI_DEVICE_ID, &device);
  408. pci_hose_read_config_word(hose, dev, PCI_CLASS_DEVICE, &class);
  409. cfg = pci_find_config(hose, class, vendor, device,
  410. PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev));
  411. if (cfg) {
  412. cfg->config_device(hose, dev, cfg);
  413. sub_bus = max(sub_bus, hose->current_busno);
  414. #ifdef CONFIG_PCI_PNP
  415. } else {
  416. int n = pciauto_config_device(hose, dev);
  417. sub_bus = max(sub_bus, n);
  418. #endif
  419. }
  420. if (hose->fixup_irq)
  421. hose->fixup_irq(hose, dev);
  422. #ifdef CONFIG_PCI_SCAN_SHOW
  423. if (pci_print_dev(hose, dev)) {
  424. unsigned char int_line;
  425. pci_hose_read_config_byte(hose, dev, PCI_INTERRUPT_LINE,
  426. &int_line);
  427. printf(" %02x %02x %04x %04x %04x %02x\n",
  428. PCI_BUS(dev), PCI_DEV(dev), vendor, device, class,
  429. int_line);
  430. }
  431. #endif
  432. }
  433. }
  434. return sub_bus;
  435. }
  436. int pci_hose_scan(struct pci_controller *hose)
  437. {
  438. /* Start scan at current_busno.
  439. * PCIe will start scan at first_busno+1.
  440. */
  441. /* For legacy support, ensure current>=first */
  442. if (hose->first_busno > hose->current_busno)
  443. hose->current_busno = hose->first_busno;
  444. #ifdef CONFIG_PCI_PNP
  445. pciauto_config_init(hose);
  446. #endif
  447. return pci_hose_scan_bus(hose, hose->current_busno);
  448. }
  449. void pci_init(void)
  450. {
  451. #if defined(CONFIG_PCI_BOOTDELAY)
  452. char *s;
  453. int i;
  454. /* wait "pcidelay" ms (if defined)... */
  455. s = getenv ("pcidelay");
  456. if (s) {
  457. int val = simple_strtoul (s, NULL, 10);
  458. for (i=0; i<val; i++)
  459. udelay (1000);
  460. }
  461. #endif /* CONFIG_PCI_BOOTDELAY */
  462. /* now call board specific pci_init()... */
  463. pci_init_board();
  464. }