dig297.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. /*
  2. * (C) Copyright 2011 Comelit Group SpA
  3. * Luca Ceresoli <luca.ceresoli@comelit.it>
  4. *
  5. * Based on omap3_beagle.h:
  6. * (C) Copyright 2006-2008
  7. * Texas Instruments.
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Syed Mohammed Khasim <x0khasim@ti.com>
  10. *
  11. * Configuration settings for the Comelit DIG297 board.
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. #include <asm/mach-types.h>
  34. #ifdef MACH_TYPE_OMAP3_CPS
  35. #error "MACH_TYPE_OMAP3_CPS has been defined properly, please remove this."
  36. #else
  37. #define MACH_TYPE_OMAP3_CPS 2751
  38. #endif
  39. #define CONFIG_MACH_TYPE MACH_TYPE_OMAP3_CPS
  40. /*
  41. * High Level Configuration Options
  42. */
  43. #define CONFIG_OMAP /* in a TI OMAP core */
  44. #define CONFIG_OMAP34XX /* which is a 34XX */
  45. #define CONFIG_OMAP3430 /* which is in a 3430 */
  46. #define CONFIG_SYS_TEXT_BASE 0x80008000
  47. #define CONFIG_SDRC /* The chip has SDRC controller */
  48. #include <asm/arch/cpu.h> /* get chip and board defs */
  49. #include <asm/arch/omap3.h>
  50. /*
  51. * Display CPU and Board information
  52. */
  53. #define CONFIG_DISPLAY_CPUINFO
  54. #define CONFIG_DISPLAY_BOARDINFO
  55. /* Clock Defines */
  56. #define V_OSCK 26000000 /* Clock output from T2 */
  57. #define V_SCLK (V_OSCK >> 1)
  58. #undef CONFIG_USE_IRQ /* no support for IRQs */
  59. #define CONFIG_MISC_INIT_R
  60. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  61. #define CONFIG_SETUP_MEMORY_TAGS
  62. #define CONFIG_INITRD_TAG
  63. #define CONFIG_REVISION_TAG
  64. /*
  65. * Size of malloc() pool
  66. */
  67. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
  68. /* Sector */
  69. #define CONFIG_SYS_MALLOC_LEN (1024 << 10) /* UBI needs >= 512 kB */
  70. /*
  71. * Hardware drivers
  72. */
  73. /*
  74. * NS16550 Configuration
  75. */
  76. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  77. #define CONFIG_SYS_NS16550
  78. #define CONFIG_SYS_NS16550_SERIAL
  79. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  80. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  81. /*
  82. * select serial console configuration: UART3 (ttyO2)
  83. */
  84. #define CONFIG_CONS_INDEX 3
  85. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  86. #define CONFIG_SERIAL3 3
  87. /* allow to overwrite serial and ethaddr */
  88. #define CONFIG_ENV_OVERWRITE
  89. #define CONFIG_BAUDRATE 115200
  90. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  91. 115200}
  92. #define CONFIG_GENERIC_MMC 1
  93. #define CONFIG_MMC 1
  94. #define CONFIG_OMAP_HSMMC 1
  95. #define CONFIG_DOS_PARTITION
  96. /* DDR - I use Micron DDR */
  97. #define CONFIG_OMAP3_MICRON_DDR
  98. /* library portions to compile in */
  99. #define CONFIG_RBTREE
  100. #define CONFIG_MTD_PARTITIONS
  101. #define CONFIG_LZO
  102. /* commands to include */
  103. #include <config_cmd_default.h>
  104. #define CONFIG_CMD_FAT /* FAT support */
  105. #define CONFIG_CMD_UBI /* UBI Support */
  106. #define CONFIG_CMD_UBIFS /* UBIFS Support */
  107. #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
  108. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  109. #define MTDIDS_DEFAULT "nand0=omap2-nand.0"
  110. #define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:896k(uboot),"\
  111. "128k(uboot-env),3m(kernel),252m(ubi)"
  112. #define CONFIG_CMD_I2C /* I2C serial bus support */
  113. #define CONFIG_CMD_MMC /* MMC support */
  114. #define CONFIG_CMD_NAND /* NAND support */
  115. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  116. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  117. #undef CONFIG_CMD_IMI /* iminfo */
  118. #undef CONFIG_CMD_IMLS /* List all found images */
  119. #define CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
  120. #undef CONFIG_CMD_NFS /* NFS support */
  121. #define CONFIG_SYS_NO_FLASH
  122. #define CONFIG_HARD_I2C
  123. #define CONFIG_SYS_I2C_SPEED 100000
  124. #define CONFIG_SYS_I2C_SLAVE 1
  125. #define CONFIG_SYS_I2C_BUS 0
  126. #define CONFIG_SYS_I2C_BUS_SELECT 1
  127. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  128. /*
  129. * TWL4030
  130. */
  131. #define CONFIG_TWL4030_POWER
  132. #define CONFIG_TWL4030_LED
  133. /*
  134. * Board NAND Info.
  135. */
  136. #define CONFIG_NAND_OMAP_GPMC
  137. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  138. /* to access nand */
  139. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  140. /* to access nand at */
  141. /* CS0 */
  142. #define GPMC_NAND_ECC_LP_x16_LAYOUT
  143. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
  144. #if defined(CONFIG_CMD_NET)
  145. /*
  146. * SMSC9220 Ethernet
  147. */
  148. #define CONFIG_SMC911X
  149. #define CONFIG_SMC911X_32_BIT
  150. #define CONFIG_SMC911X_BASE 0x2C000000
  151. #endif /* (CONFIG_CMD_NET) */
  152. /* Environment information */
  153. #define CONFIG_BOOTDELAY 1
  154. #define CONFIG_EXTRA_ENV_SETTINGS \
  155. "loadaddr=0x82000000\0" \
  156. "console=ttyO2,115200n8\0" \
  157. "mtdids=" MTDIDS_DEFAULT "\0" \
  158. "mtdparts=" MTDPARTS_DEFAULT "\0" \
  159. "partition=nand0,3\0"\
  160. "mmcroot=/dev/mmcblk0p2 rw\0" \
  161. "mmcrootfstype=ext3 rootwait\0" \
  162. "nandroot=ubi0:rootfs ro\0" \
  163. "nandrootfstype=ubifs\0" \
  164. "nfspath=/srv/nfs\0" \
  165. "tftpfilename=uImage\0" \
  166. "gatewayip=0.0.0.0\0" \
  167. "mmcargs=setenv bootargs console=${console} " \
  168. "${mtdparts} " \
  169. "root=${mmcroot} " \
  170. "rootfstype=${mmcrootfstype} " \
  171. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  172. "${netmask}:${hostname}::off\0" \
  173. "nandargs=setenv bootargs console=${console} " \
  174. "${mtdparts} " \
  175. "ubi.mtd=3 " \
  176. "root=${nandroot} " \
  177. "rootfstype=${nandrootfstype} " \
  178. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  179. "${netmask}:${hostname}::off\0" \
  180. "netargs=setenv bootargs console=${console} " \
  181. "${mtdparts} " \
  182. "root=/dev/nfs rw " \
  183. "nfsroot=${serverip}:${nfspath} " \
  184. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  185. "${netmask}:${hostname}::off\0" \
  186. "mmcboot=echo Booting from mmc ...; " \
  187. "run mmcargs; " \
  188. "bootm ${loadaddr}\0" \
  189. "nandboot=echo Booting from nand ...; " \
  190. "run nandargs; " \
  191. "nand read ${loadaddr} 100000 300000; " \
  192. "bootm ${loadaddr}\0" \
  193. "netboot=echo Booting from network ...; " \
  194. "run netargs; " \
  195. "tftp ${loadaddr} ${serverip}:${tftpfilename}; " \
  196. "bootm ${loadaddr}\0" \
  197. "resetenv=nand erase e0000 20000\0"\
  198. #define CONFIG_BOOTCOMMAND \
  199. "run nandboot"
  200. #define CONFIG_AUTO_COMPLETE
  201. /*
  202. * Miscellaneous configurable options
  203. */
  204. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  205. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  206. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  207. #define CONFIG_SYS_PROMPT "DIG297# "
  208. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  209. /* Print Buffer Size */
  210. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  211. sizeof(CONFIG_SYS_PROMPT) + 16)
  212. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  213. /* Boot Argument Buffer Size */
  214. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  215. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
  216. /* works on */
  217. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  218. 0x01F00000) /* 31MB */
  219. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
  220. /* load address */
  221. /*
  222. * OMAP3 has 12 GP timers, they can be driven by the system clock
  223. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  224. * This rate is divided by a local divisor.
  225. */
  226. #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
  227. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  228. #define CONFIG_SYS_HZ 1000
  229. /*-----------------------------------------------------------------------
  230. * Stack sizes
  231. *
  232. * The stack sizes are set up in start.S using the settings below
  233. */
  234. #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
  235. #ifdef CONFIG_USE_IRQ
  236. #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
  237. #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
  238. #endif
  239. /*-----------------------------------------------------------------------
  240. * Physical Memory Map
  241. */
  242. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  243. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  244. #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
  245. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  246. /* SDRAM Bank Allocation method */
  247. #define SDRC_R_B_C 1
  248. /*-----------------------------------------------------------------------
  249. * FLASH and environment organization
  250. */
  251. /* **** PISMO SUPPORT *** */
  252. /* Configure the PISMO */
  253. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  254. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  255. #define CONFIG_SYS_FLASH_BASE boot_flash_base
  256. /* Monitor at start of flash */
  257. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  258. #define CONFIG_ENV_IS_IN_NAND
  259. #define SMNAND_ENV_OFFSET 0x0E0000 /* environment starts here */
  260. #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
  261. #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
  262. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  263. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  264. #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
  265. #define CONFIG_SYS_INIT_RAM_SIZE 0x800
  266. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  267. CONFIG_SYS_INIT_RAM_SIZE - \
  268. GENERATED_GBL_DATA_SIZE)
  269. #endif /* __CONFIG_H */