dtsec.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. */
  19. #include <common.h>
  20. #include <asm/types.h>
  21. #include <asm/io.h>
  22. #include <asm/fsl_enet.h>
  23. #include <asm/fsl_dtsec.h>
  24. #include <fsl_mdio.h>
  25. #include <phy.h>
  26. #include "fm.h"
  27. #define RCTRL_INIT (RCTRL_GRS | RCTRL_UPROM)
  28. #define TCTRL_INIT TCTRL_GTS
  29. #define MACCFG1_INIT MACCFG1_SOFT_RST
  30. #define MACCFG2_INIT (MACCFG2_PRE_LEN(0x7) | MACCFG2_LEN_CHECK | \
  31. MACCFG2_PAD_CRC | MACCFG2_FULL_DUPLEX | \
  32. MACCFG2_IF_MODE_NIBBLE)
  33. /* MAXFRM - maximum frame length register */
  34. #define MAXFRM_MASK 0x00003fff
  35. static void dtsec_init_mac(struct fsl_enet_mac *mac)
  36. {
  37. struct dtsec *regs = mac->base;
  38. /* soft reset */
  39. out_be32(&regs->maccfg1, MACCFG1_SOFT_RST);
  40. udelay(1000);
  41. /* clear soft reset, Rx/Tx MAC disable */
  42. out_be32(&regs->maccfg1, 0);
  43. /* graceful stop rx */
  44. out_be32(&regs->rctrl, RCTRL_INIT);
  45. udelay(1000);
  46. /* graceful stop tx */
  47. out_be32(&regs->tctrl, TCTRL_INIT);
  48. udelay(1000);
  49. /* disable all interrupts */
  50. out_be32(&regs->imask, IMASK_MASK_ALL);
  51. /* clear all events */
  52. out_be32(&regs->ievent, IEVENT_CLEAR_ALL);
  53. /* set the max Rx length */
  54. out_be32(&regs->maxfrm, mac->max_rx_len & MAXFRM_MASK);
  55. /* set the ecntrl to reset value */
  56. out_be32(&regs->ecntrl, ECNTRL_DEFAULT);
  57. /*
  58. * Rx length check, no strip CRC for Rx, pad and append CRC for Tx,
  59. * full duplex
  60. */
  61. out_be32(&regs->maccfg2, MACCFG2_INIT);
  62. }
  63. static void dtsec_enable_mac(struct fsl_enet_mac *mac)
  64. {
  65. struct dtsec *regs = mac->base;
  66. /* enable Rx/Tx MAC */
  67. setbits_be32(&regs->maccfg1, MACCFG1_RXTX_EN);
  68. /* clear the graceful Rx stop */
  69. clrbits_be32(&regs->rctrl, RCTRL_GRS);
  70. /* clear the graceful Tx stop */
  71. clrbits_be32(&regs->tctrl, TCTRL_GTS);
  72. }
  73. static void dtsec_disable_mac(struct fsl_enet_mac *mac)
  74. {
  75. struct dtsec *regs = mac->base;
  76. /* graceful Rx stop */
  77. setbits_be32(&regs->rctrl, RCTRL_GRS);
  78. /* graceful Tx stop */
  79. setbits_be32(&regs->tctrl, TCTRL_GTS);
  80. /* disable Rx/Tx MAC */
  81. clrbits_be32(&regs->maccfg1, MACCFG1_RXTX_EN);
  82. }
  83. static void dtsec_set_mac_addr(struct fsl_enet_mac *mac, u8 *mac_addr)
  84. {
  85. struct dtsec *regs = mac->base;
  86. u32 mac_addr1, mac_addr2;
  87. /*
  88. * if a station address of 0x12345678ABCD, perform a write to
  89. * MACSTNADDR1 of 0xCDAB7856, MACSTNADDR2 of 0x34120000
  90. */
  91. mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \
  92. (mac_addr[3] << 8) | (mac_addr[2]);
  93. out_be32(&regs->macstnaddr1, mac_addr1);
  94. mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000;
  95. out_be32(&regs->macstnaddr2, mac_addr2);
  96. }
  97. static void dtsec_set_interface_mode(struct fsl_enet_mac *mac,
  98. phy_interface_t type, int speed)
  99. {
  100. struct dtsec *regs = mac->base;
  101. u32 ecntrl, maccfg2;
  102. /* clear all bits relative with interface mode */
  103. ecntrl = in_be32(&regs->ecntrl);
  104. ecntrl &= ~(ECNTRL_TBIM | ECNTRL_GMIIM | ECNTRL_RPM |
  105. ECNTRL_R100M | ECNTRL_SGMIIM);
  106. maccfg2 = in_be32(&regs->maccfg2);
  107. maccfg2 &= ~MACCFG2_IF_MODE_MASK;
  108. if (speed == SPEED_1000)
  109. maccfg2 |= MACCFG2_IF_MODE_BYTE;
  110. else
  111. maccfg2 |= MACCFG2_IF_MODE_NIBBLE;
  112. /* set interface mode */
  113. switch (type) {
  114. case PHY_INTERFACE_MODE_GMII:
  115. ecntrl |= ECNTRL_GMIIM;
  116. break;
  117. case PHY_INTERFACE_MODE_RGMII:
  118. ecntrl |= (ECNTRL_GMIIM | ECNTRL_RPM);
  119. if (speed == SPEED_100)
  120. ecntrl |= ECNTRL_R100M;
  121. break;
  122. case PHY_INTERFACE_MODE_RMII:
  123. if (speed == SPEED_100)
  124. ecntrl |= ECNTRL_R100M;
  125. break;
  126. case PHY_INTERFACE_MODE_SGMII:
  127. ecntrl |= (ECNTRL_SGMIIM | ECNTRL_TBIM);
  128. if (speed == SPEED_100)
  129. ecntrl |= ECNTRL_R100M;
  130. break;
  131. default:
  132. break;
  133. }
  134. out_be32(&regs->ecntrl, ecntrl);
  135. out_be32(&regs->maccfg2, maccfg2);
  136. }
  137. void init_dtsec(struct fsl_enet_mac *mac, void *base,
  138. void *phyregs, int max_rx_len)
  139. {
  140. mac->base = base;
  141. mac->phyregs = phyregs;
  142. mac->max_rx_len = max_rx_len;
  143. mac->init_mac = dtsec_init_mac;
  144. mac->enable_mac = dtsec_enable_mac;
  145. mac->disable_mac = dtsec_disable_mac;
  146. mac->set_mac_addr = dtsec_set_mac_addr;
  147. mac->set_if_mode = dtsec_set_interface_mode;
  148. }