kmeter1.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * Copyright (C) 2007 Logic Product Development, Inc.
  6. * Peter Barada <peterb@logicpd.com>
  7. *
  8. * Copyright (C) 2007 MontaVista Software, Inc.
  9. * Anton Vorontsov <avorontsov@ru.mvista.com>
  10. *
  11. * (C) Copyright 2008-2011
  12. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. */
  19. #ifndef __CONFIG_H
  20. #define __CONFIG_H
  21. /*
  22. * High Level Configuration Options
  23. */
  24. #define CONFIG_QE /* Has QE */
  25. #define CONFIG_MPC8360 /* MPC8360 CPU specific */
  26. #define CONFIG_KMETER1 /* KMETER1 board specific */
  27. #define CONFIG_HOSTNAME kmeter1
  28. #define CONFIG_KM_BOARD_NAME "kmeter1"
  29. #define CONFIG_SYS_TEXT_BASE 0xF0000000
  30. #define CONFIG_KM_DEF_NETDEV \
  31. "netdev=eth2\0" \
  32. /* include common defines/options for all 83xx Keymile boards */
  33. #include "km/km83xx-common.h"
  34. #define CONFIG_MISC_INIT_R
  35. /*
  36. * System IO Setup
  37. */
  38. #define CONFIG_SYS_SICRH (SICRH_UC1EOBI | SICRH_UC2E1OBI)
  39. /*
  40. * Hardware Reset Configuration Word
  41. */
  42. #define CONFIG_SYS_HRCW_LOW (\
  43. HRCWL_CSB_TO_CLKIN_4X1 | \
  44. HRCWL_CORE_TO_CSB_2X1 | \
  45. HRCWL_CE_PLL_VCO_DIV_2 | \
  46. HRCWL_CE_TO_PLL_1X6)
  47. #define CONFIG_SYS_HRCW_HIGH (\
  48. HRCWH_CORE_ENABLE | \
  49. HRCWH_FROM_0X00000100 | \
  50. HRCWH_BOOTSEQ_DISABLE | \
  51. HRCWH_SW_WATCHDOG_DISABLE | \
  52. HRCWH_ROM_LOC_LOCAL_16BIT | \
  53. HRCWH_BIG_ENDIAN | \
  54. HRCWH_LALE_EARLY | \
  55. HRCWH_LDP_CLEAR)
  56. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000007f
  57. #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SDRAM_TYPE_DDR2 | \
  58. SDRAM_CFG_SREN)
  59. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
  60. #define CONFIG_SYS_DDR_CLK_CNTL (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
  61. #define CONFIG_SYS_DDR_INTERVAL ((0x080 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
  62. (0x3cf << SDRAM_INTERVAL_REFINT_SHIFT))
  63. #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_AP | \
  64. CSCONFIG_ROW_BIT_13 | \
  65. CSCONFIG_COL_BIT_10 | \
  66. CSCONFIG_ODT_WR_ONLY_CURRENT)
  67. #define CONFIG_SYS_DDRCDR (DDRCDR_EN | DDRCDR_Q_DRN)
  68. /* 0x40000001 */
  69. #define CONFIG_SYS_DDR_MODE 0x47860452
  70. #define CONFIG_SYS_DDR_MODE2 0x8080c000
  71. #define CONFIG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
  72. (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
  73. (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
  74. (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
  75. (0 << TIMING_CFG0_WWT_SHIFT) | \
  76. (0 << TIMING_CFG0_RRT_SHIFT) | \
  77. (0 << TIMING_CFG0_WRT_SHIFT) | \
  78. (0 << TIMING_CFG0_RWT_SHIFT))
  79. #define CONFIG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_50) | \
  80. (2 << TIMING_CFG1_WRTORD_SHIFT) | \
  81. (2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
  82. (3 << TIMING_CFG1_WRREC_SHIFT) | \
  83. (7 << TIMING_CFG1_REFREC_SHIFT) | \
  84. (3 << TIMING_CFG1_ACTTORW_SHIFT) | \
  85. (8 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
  86. (3 << TIMING_CFG1_PRETOACT_SHIFT))
  87. #define CONFIG_SYS_DDR_TIMING_2 ((8 << TIMING_CFG2_FOUR_ACT_SHIFT) | \
  88. (3 << TIMING_CFG2_CKE_PLS_SHIFT) | \
  89. (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
  90. (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
  91. (4 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
  92. (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \
  93. (5 << TIMING_CFG2_CPO_SHIFT))
  94. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  95. /* PRIO FPGA */
  96. #define CONFIG_SYS_KMBEC_FPGA_BASE 0xE8000000
  97. #define CONFIG_SYS_KMBEC_FPGA_SIZE 128
  98. /* PAXE FPGA */
  99. #define CONFIG_SYS_PAXE_BASE 0xA0000000
  100. #define CONFIG_SYS_PAXE_SIZE 512
  101. /* EEprom support */
  102. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  103. /*
  104. * Local Bus Configuration & Clock Setup
  105. */
  106. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  107. #define CONFIG_SYS_LCRR_EADC LCRR_EADC_2
  108. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
  109. /*
  110. * Init Local Bus Memory Controller:
  111. *
  112. * Bank Bus Machine PortSz Size Device
  113. * ---- --- ------- ------ ----- ------
  114. * 3 Local GPCM 8 bit 512MB PAXE
  115. *
  116. */
  117. /*
  118. * PAXE on the local bus CS3
  119. */
  120. #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_PAXE_BASE
  121. #define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000001C /* 512MB window size */
  122. #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_PAXE_BASE | \
  123. (1 << BR_PS_SHIFT) | /* 8 bit port size */ \
  124. BR_V)
  125. #define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_PAXE_SIZE) | \
  126. OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | \
  127. OR_GPCM_SCY_2 | \
  128. OR_GPCM_TRLX | OR_GPCM_EAD)
  129. /*
  130. * MMU Setup
  131. */
  132. /* PAXE: icache cacheable, but dcache-inhibit and guarded */
  133. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PAXE_BASE | BATL_PP_RW | \
  134. BATL_MEMCOHERENCE)
  135. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PAXE_BASE | BATU_BL_256M | \
  136. BATU_VS | BATU_VP)
  137. #define CONFIG_SYS_DBAT5L (CONFIG_SYS_PAXE_BASE | BATL_PP_RW | \
  138. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  139. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  140. #ifdef CONFIG_PCI
  141. /* PCI MEM space: cacheable */
  142. #define CFG_IBAT6L (CFG_PCI1_MEM_PHYS | BATL_PP_RW | BATL_MEMCOHERENCE)
  143. #define CFG_IBAT6U (CFG_PCI1_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  144. #define CFG_DBAT6L CFG_IBAT6L
  145. #define CFG_DBAT6U CFG_IBAT6U
  146. /* PCI MMIO space: cache-inhibit and guarded */
  147. #define CFG_IBAT7L (CFG_PCI1_MMIO_PHYS | BATL_PP_RW | \
  148. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  149. #define CFG_IBAT7U (CFG_PCI1_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  150. #define CFG_DBAT7L CFG_IBAT7L
  151. #define CFG_DBAT7U CFG_IBAT7U
  152. #else /* CONFIG_PCI */
  153. #define CONFIG_SYS_IBAT6L (0)
  154. #define CONFIG_SYS_IBAT6U (0)
  155. #define CONFIG_SYS_IBAT7L (0)
  156. #define CONFIG_SYS_IBAT7U (0)
  157. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  158. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  159. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  160. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  161. #endif /* CONFIG_PCI */
  162. #endif /* __CONFIG_H */