MVBLM7.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506
  1. /*
  2. * Copyright (C) Matrix Vision GmbH 2008
  3. *
  4. * Matrix Vision mvBlueLYNX-M7 configuration file
  5. * based on Freescale's MPC8349ITX.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #include <version.h>
  28. /*
  29. * High Level Configuration Options
  30. */
  31. #define CONFIG_E300 1
  32. #define CONFIG_MPC83xx 1
  33. #define CONFIG_MPC834x 1
  34. #define CONFIG_MPC8343 1
  35. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  36. #define CONFIG_SYS_IMMR 0xE0000000
  37. #define CONFIG_PCI
  38. #define CONFIG_PCI_SKIP_HOST_BRIDGE
  39. #define CONFIG_HARD_I2C
  40. #define CONFIG_TSEC_ENET
  41. #define CONFIG_MPC8XXX_SPI
  42. #define CONFIG_HARD_SPI
  43. #define MVBLM7_MMC_CS 0x04000000
  44. #define CONFIG_MISC_INIT_R
  45. /* I2C */
  46. #define CONFIG_FSL_I2C
  47. #define CONFIG_I2C_MULTI_BUS
  48. #define CONFIG_SYS_I2C_OFFSET 0x3000
  49. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  50. #define CONFIG_SYS_I2C_SPEED 100000
  51. #define CONFIG_SYS_I2C_SLAVE 0x7F
  52. /*
  53. * DDR Setup
  54. */
  55. #undef CONFIG_SPD_EEPROM
  56. #define CONFIG_SYS_DDR_BASE 0x00000000
  57. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  58. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  59. #define CONFIG_SYS_83XX_DDR_USES_CS0 1
  60. #define CONFIG_SYS_MEMTEST_START (60<<20)
  61. #define CONFIG_SYS_MEMTEST_END (70<<20)
  62. #define CONFIG_VERY_BIG_RAM
  63. #define CONFIG_SYS_DDRCDR (DDRCDR_PZ_HIZ \
  64. | DDRCDR_NZ_HIZ \
  65. | DDRCDR_Q_DRN)
  66. /* 0x22000001 */
  67. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  68. #define CONFIG_SYS_DDR_SIZE 512
  69. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
  70. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
  71. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  72. #define CONFIG_SYS_DDR_TIMING_1 0x3837c322
  73. #define CONFIG_SYS_DDR_TIMING_2 0x0f9848c6
  74. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  75. #define CONFIG_SYS_DDR_SDRAM_CFG 0x43080008
  76. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
  77. #define CONFIG_SYS_DDR_INTERVAL 0x02000100
  78. #define CONFIG_SYS_DDR_MODE 0x04040242
  79. #define CONFIG_SYS_DDR_MODE2 0x00800000
  80. /* Flash */
  81. #define CONFIG_SYS_FLASH_CFI
  82. #define CONFIG_FLASH_CFI_DRIVER
  83. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  84. #define CONFIG_SYS_FLASH_BASE 0xFF800000
  85. #define CONFIG_SYS_FLASH_SIZE 8
  86. #define CONFIG_SYS_FLASH_SIZE_SHIFT 3
  87. #define CONFIG_SYS_FLASH_EMPTY_INFO
  88. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000
  89. #define CONFIG_SYS_FLASH_WRITE_TOUT 500
  90. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  91. #define CONFIG_SYS_MAX_FLASH_SECT 256
  92. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_PS_16 | BR_V)
  93. #define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \
  94. | OR_UPM_XAM \
  95. | OR_GPCM_CSNT \
  96. | OR_GPCM_ACS_DIV2 \
  97. | OR_GPCM_XACS \
  98. | OR_GPCM_SCY_15 \
  99. | OR_GPCM_TRLX \
  100. | OR_GPCM_EHTR \
  101. | OR_GPCM_EAD)
  102. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  103. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN \
  104. | (0x13 + CONFIG_SYS_FLASH_SIZE_SHIFT))
  105. /*
  106. * U-Boot memory configuration
  107. */
  108. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  109. #undef CONFIG_SYS_RAMBOOT
  110. #define CONFIG_SYS_INIT_RAM_LOCK
  111. #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
  112. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
  113. #define CONFIG_SYS_GBL_DATA_OFFSET \
  114. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  115. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  116. /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
  117. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  118. #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
  119. /*
  120. * Local Bus LCRR and LBCR regs
  121. * LCRR: DLL bypass, Clock divider is 4
  122. * External Local Bus rate is
  123. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  124. */
  125. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  126. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
  127. #define CONFIG_SYS_LBC_LBCR 0x00000000
  128. /* LB sdram refresh timer, about 6us */
  129. #define CONFIG_SYS_LBC_LSRT 0x32000000
  130. /* LB refresh timer prescal, 266MHz/32*/
  131. #define CONFIG_SYS_LBC_MRTPR 0x20000000
  132. /*
  133. * Serial Port
  134. */
  135. #define CONFIG_CONS_INDEX 1
  136. #define CONFIG_SYS_NS16550
  137. #define CONFIG_SYS_NS16550_SERIAL
  138. #define CONFIG_SYS_NS16550_REG_SIZE 1
  139. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  140. #define CONFIG_SYS_BAUDRATE_TABLE \
  141. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  142. #define CONFIG_CONSOLE ttyS0
  143. #define CONFIG_BAUDRATE 115200
  144. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  145. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  146. /* pass open firmware flat tree */
  147. #define CONFIG_OF_LIBFDT 1
  148. #define CONFIG_OF_BOARD_SETUP 1
  149. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  150. #define MV_DTB_NAME "mvblm7.dtb"
  151. /*
  152. * PCI
  153. */
  154. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  155. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  156. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000
  157. #define CONFIG_SYS_PCI1_MMIO_BASE \
  158. (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
  159. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  160. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000
  161. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  162. #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
  163. #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000
  164. #define CONFIG_NET_RETRY_COUNT 3
  165. #define CONFIG_PCI_66M
  166. #define CONFIG_83XX_CLKIN 66666667
  167. #define CONFIG_PCI_PNP
  168. #define CONFIG_PCI_SCAN_SHOW
  169. /* TSEC */
  170. #define CONFIG_GMII
  171. #define CONFIG_SYS_VSC8601_SKEWFIX
  172. #define CONFIG_SYS_VSC8601_SKEW_TX 3
  173. #define CONFIG_SYS_VSC8601_SKEW_RX 3
  174. #define CONFIG_TSEC1
  175. #define CONFIG_TSEC2
  176. #define CONFIG_HAS_ETH0
  177. #define CONFIG_TSEC1_NAME "TSEC0"
  178. #define CONFIG_FEC1_PHY_NORXERR
  179. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  180. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
  181. #define TSEC1_PHY_ADDR 0x10
  182. #define TSEC1_PHYIDX 0
  183. #define TSEC1_FLAGS (TSEC_GIGABIT|TSEC_REDUCED)
  184. #define CONFIG_HAS_ETH1
  185. #define CONFIG_TSEC2_NAME "TSEC1"
  186. #define CONFIG_FEC2_PHY_NORXERR
  187. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  188. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
  189. #define TSEC2_PHY_ADDR 0x11
  190. #define TSEC2_PHYIDX 0
  191. #define TSEC2_FLAGS (TSEC_GIGABIT|TSEC_REDUCED)
  192. #define CONFIG_ETHPRIME "TSEC0"
  193. #define CONFIG_BOOTP_VENDOREX
  194. #define CONFIG_BOOTP_SUBNETMASK
  195. #define CONFIG_BOOTP_GATEWAY
  196. #define CONFIG_BOOTP_DNS
  197. #define CONFIG_BOOTP_DNS2
  198. #define CONFIG_BOOTP_HOSTNAME
  199. #define CONFIG_BOOTP_BOOTFILESIZE
  200. #define CONFIG_BOOTP_BOOTPATH
  201. #define CONFIG_BOOTP_NTPSERVER
  202. #define CONFIG_BOOTP_RANDOM_DELAY
  203. #define CONFIG_BOOTP_SEND_HOSTNAME
  204. /* USB */
  205. #define CONFIG_SYS_USB_HOST
  206. #define CONFIG_USB_EHCI
  207. #define CONFIG_USB_EHCI_FSL
  208. #define CONFIG_HAS_FSL_DR_USB
  209. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  210. /*
  211. * Environment
  212. */
  213. #undef CONFIG_SYS_FLASH_PROTECTION
  214. #define CONFIG_ENV_OVERWRITE
  215. #define CONFIG_ENV_IS_IN_FLASH 1
  216. #define CONFIG_ENV_ADDR 0xFF800000
  217. #define CONFIG_ENV_SIZE 0x2000
  218. #define CONFIG_ENV_SECT_SIZE 0x2000
  219. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR+CONFIG_ENV_SIZE)
  220. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  221. #define CONFIG_LOADS_ECHO
  222. #define CONFIG_SYS_LOADS_BAUD_CHANGE
  223. /*
  224. * Command line configuration.
  225. */
  226. #include <config_cmd_default.h>
  227. #define CONFIG_CMD_CACHE
  228. #define CONFIG_CMD_IRQ
  229. #define CONFIG_CMD_NET
  230. #define CONFIG_CMD_MII
  231. #define CONFIG_CMD_PING
  232. #define CONFIG_CMD_DHCP
  233. #define CONFIG_CMD_SDRAM
  234. #define CONFIG_CMD_PCI
  235. #define CONFIG_CMD_I2C
  236. #define CONFIG_CMD_FPGA
  237. #define CONFIG_CMD_USB
  238. #define CONFIG_DOS_PARTITION
  239. #undef CONFIG_WATCHDOG
  240. /*
  241. * Miscellaneous configurable options
  242. */
  243. #define CONFIG_SYS_LONGHELP
  244. #define CONFIG_CMDLINE_EDITING
  245. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  246. #define CONFIG_SYS_HUSH_PARSER
  247. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  248. /* default load address */
  249. #define CONFIG_SYS_LOAD_ADDR 0x2000000
  250. /* default location for tftp and bootm */
  251. #define CONFIG_LOADADDR 0x200000
  252. #define CONFIG_SYS_PROMPT "mvBL-M7> "
  253. #define CONFIG_SYS_CBSIZE 256
  254. #define CONFIG_SYS_PBSIZE \
  255. (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  256. #define CONFIG_SYS_MAXARGS 16
  257. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  258. #define CONFIG_SYS_HZ 1000
  259. /*
  260. * For booting Linux, the board info and command line data
  261. * have to be in the first 256 MB of memory, since this is
  262. * the maximum mapped by the Linux kernel during initialization.
  263. */
  264. /* Initial Memory map for Linux*/
  265. #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
  266. #define CONFIG_SYS_HRCW_LOW 0x0
  267. #define CONFIG_SYS_HRCW_HIGH 0x0
  268. /*
  269. * System performance
  270. */
  271. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
  272. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
  273. #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
  274. #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
  275. /* clocking */
  276. #define CONFIG_SYS_SCCR_ENCCM 0
  277. #define CONFIG_SYS_SCCR_USBMPHCM 0
  278. #define CONFIG_SYS_SCCR_USBDRCM 2
  279. #define CONFIG_SYS_SCCR_TSEC1CM 1
  280. #define CONFIG_SYS_SCCR_TSEC2CM 1
  281. #define CONFIG_SYS_SICRH 0x1fef0003
  282. #define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1 | SICRL_USB0)
  283. #define CONFIG_SYS_HID0_INIT 0x000000000
  284. #define CONFIG_SYS_HID0_FINAL (CONFIG_SYS_HID0_INIT | \
  285. HID0_ENABLE_INSTRUCTION_CACHE)
  286. #define CONFIG_SYS_HID2 HID2_HBE
  287. #define CONFIG_HIGH_BATS 1
  288. /* DDR */
  289. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
  290. | BATL_PP_RW \
  291. | BATL_MEMCOHERENCE)
  292. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
  293. | BATU_BL_256M \
  294. | BATU_VS \
  295. | BATU_VP)
  296. /* PCI */
  297. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
  298. | BATL_PP_RW \
  299. | BATL_MEMCOHERENCE)
  300. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
  301. | BATU_BL_256M \
  302. | BATU_VS \
  303. | BATU_VP)
  304. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
  305. | BATL_PP_RW \
  306. | BATL_CACHEINHIBIT \
  307. | BATL_GUARDEDSTORAGE)
  308. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
  309. | BATU_BL_256M \
  310. | BATU_VS \
  311. | BATU_VP)
  312. /* no PCI2 */
  313. #define CONFIG_SYS_IBAT3L 0
  314. #define CONFIG_SYS_IBAT3U 0
  315. #define CONFIG_SYS_IBAT4L 0
  316. #define CONFIG_SYS_IBAT4U 0
  317. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
  318. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
  319. | BATL_PP_RW \
  320. | BATL_CACHEINHIBIT \
  321. | BATL_GUARDEDSTORAGE)
  322. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
  323. | BATU_BL_256M \
  324. | BATU_VS \
  325. | BATU_VP)
  326. /* stack in DCACHE 0xFDF00000 & FLASH @ 0xFF800000 */
  327. #define CONFIG_SYS_IBAT6L (0xF0000000 \
  328. | BATL_PP_RW \
  329. | BATL_MEMCOHERENCE \
  330. | BATL_GUARDEDSTORAGE)
  331. #define CONFIG_SYS_IBAT6U (0xF0000000 \
  332. | BATU_BL_256M \
  333. | BATU_VS \
  334. | BATU_VP)
  335. #define CONFIG_SYS_IBAT7L 0
  336. #define CONFIG_SYS_IBAT7U 0
  337. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  338. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  339. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  340. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  341. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  342. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  343. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  344. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  345. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  346. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  347. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  348. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  349. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  350. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  351. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  352. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  353. /*
  354. * Environment Configuration
  355. */
  356. #define CONFIG_ENV_OVERWRITE
  357. #define CONFIG_NETDEV eth0
  358. /* Default path and filenames */
  359. #define CONFIG_BOOTDELAY 5
  360. #define CONFIG_AUTOBOOT_KEYED
  361. #define CONFIG_AUTOBOOT_STOP_STR "s"
  362. #define CONFIG_ZERO_BOOTDELAY_CHECK
  363. #define CONFIG_RESET_TO_RETRY 1000
  364. #define MV_CI "mvBL-M7"
  365. #define MV_VCI "mvBL-M7"
  366. #define MV_FPGA_DATA 0xfff40000
  367. #define MV_FPGA_SIZE 0
  368. #define MV_KERNEL_ADDR 0xff810000
  369. #define MV_INITRD_ADDR 0xffb00000
  370. #define MV_SCRIPT_ADDR 0xff804000
  371. #define MV_SCRIPT_ADDR2 0xff806000
  372. #define MV_DTB_ADDR 0xff808000
  373. #define MV_INITRD_LENGTH 0x00400000
  374. #define CONFIG_SHOW_BOOT_PROGRESS 1
  375. #define MV_KERNEL_ADDR_RAM 0x00100000
  376. #define MV_DTB_ADDR_RAM 0x00600000
  377. #define MV_INITRD_ADDR_RAM 0x01000000
  378. #define CONFIG_BOOTCOMMAND "if imi ${script_addr}; " \
  379. "then source ${script_addr}; " \
  380. "else source ${script_addr2}; " \
  381. "fi;"
  382. #define CONFIG_BOOTARGS "root=/dev/ram ro rootfstype=squashfs"
  383. #define CONFIG_EXTRA_ENV_SETTINGS \
  384. "console_nr=0\0" \
  385. "baudrate=" MK_STR(CONFIG_BAUDRATE) "\0" \
  386. "stdin=serial\0" \
  387. "stdout=serial\0" \
  388. "stderr=serial\0" \
  389. "fpga=0\0" \
  390. "fpgadata=" MK_STR(MV_FPGA_DATA) "\0" \
  391. "fpgadatasize=" MK_STR(MV_FPGA_SIZE) "\0" \
  392. "script_addr=" MK_STR(MV_SCRIPT_ADDR) "\0" \
  393. "script_addr2=" MK_STR(MV_SCRIPT_ADDR2) "\0" \
  394. "mv_kernel_addr=" MK_STR(MV_KERNEL_ADDR) "\0" \
  395. "mv_kernel_addr_ram=" MK_STR(MV_KERNEL_ADDR_RAM) "\0" \
  396. "mv_initrd_addr=" MK_STR(MV_INITRD_ADDR) "\0" \
  397. "mv_initrd_addr_ram=" MK_STR(MV_INITRD_ADDR_RAM) "\0" \
  398. "mv_initrd_length=" MK_STR(MV_INITRD_LENGTH) "\0" \
  399. "mv_dtb_addr=" MK_STR(MV_DTB_ADDR) "\0" \
  400. "mv_dtb_addr_ram=" MK_STR(MV_DTB_ADDR_RAM) "\0" \
  401. "dtb_name=" MK_STR(MV_DTB_NAME) "\0" \
  402. "mv_version=" U_BOOT_VERSION "\0" \
  403. "dhcp_client_id=" MV_CI "\0" \
  404. "dhcp_vendor-class-identifier=" MV_VCI "\0" \
  405. "netretry=no\0" \
  406. "use_static_ipaddr=no\0" \
  407. "static_ipaddr=192.168.90.10\0" \
  408. "static_netmask=255.255.255.0\0" \
  409. "static_gateway=0.0.0.0\0" \
  410. "initrd_name=uInitrd.mvBL-M7-rfs\0" \
  411. "zcip=no\0" \
  412. "netboot=yes\0" \
  413. "mvtest=Ff\0" \
  414. "tried_bootfromflash=no\0" \
  415. "tried_bootfromnet=no\0" \
  416. "bootfile=mvblm72625.boot\0" \
  417. "use_dhcp=yes\0" \
  418. "gev_start=yes\0" \
  419. "mvbcdma_debug=0\0" \
  420. "mvbcia_debug=0\0" \
  421. "propdev_debug=0\0" \
  422. "gevss_debug=0\0" \
  423. "watchdog=0\0" \
  424. "usb_dr_mode=host\0" \
  425. "sensor_cnt=2\0" \
  426. ""
  427. #define CONFIG_FPGA_COUNT 1
  428. #define CONFIG_FPGA CONFIG_SYS_ALTERA_CYCLON2
  429. #define CONFIG_FPGA_ALTERA
  430. #define CONFIG_FPGA_CYCLON2
  431. #endif