MPC8315ERDB.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707
  1. /*
  2. * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
  27. #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
  28. #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
  29. #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
  30. #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
  31. #ifdef CONFIG_NAND_U_BOOT
  32. #define CONFIG_SYS_TEXT_BASE 0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */
  33. #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
  34. #ifdef CONFIG_NAND_SPL
  35. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
  36. #endif /* CONFIG_NAND_SPL */
  37. #endif /* CONFIG_NAND_U_BOOT */
  38. #ifndef CONFIG_SYS_TEXT_BASE
  39. #define CONFIG_SYS_TEXT_BASE 0xFE000000
  40. #endif
  41. #ifndef CONFIG_SYS_MONITOR_BASE
  42. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  43. #endif
  44. /*
  45. * High Level Configuration Options
  46. */
  47. #define CONFIG_E300 1 /* E300 family */
  48. #define CONFIG_MPC83xx 1 /* MPC83xx family */
  49. #define CONFIG_MPC831x 1 /* MPC831x CPU family */
  50. #define CONFIG_MPC8315 1 /* MPC8315 CPU specific */
  51. #define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */
  52. /*
  53. * System Clock Setup
  54. */
  55. #define CONFIG_83XX_CLKIN 66666667 /* in Hz */
  56. #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
  57. /*
  58. * Hardware Reset Configuration Word
  59. * if CLKIN is 66.66MHz, then
  60. * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
  61. */
  62. #define CONFIG_SYS_HRCW_LOW (\
  63. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  64. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  65. HRCWL_SVCOD_DIV_2 |\
  66. HRCWL_CSB_TO_CLKIN_2X1 |\
  67. HRCWL_CORE_TO_CSB_3X1)
  68. #define CONFIG_SYS_HRCW_HIGH_BASE (\
  69. HRCWH_PCI_HOST |\
  70. HRCWH_PCI1_ARBITER_ENABLE |\
  71. HRCWH_CORE_ENABLE |\
  72. HRCWH_BOOTSEQ_DISABLE |\
  73. HRCWH_SW_WATCHDOG_DISABLE |\
  74. HRCWH_TSEC1M_IN_RGMII |\
  75. HRCWH_TSEC2M_IN_RGMII |\
  76. HRCWH_BIG_ENDIAN |\
  77. HRCWH_LALE_NORMAL)
  78. #ifdef CONFIG_NAND_SPL
  79. #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
  80. HRCWH_FROM_0XFFF00100 |\
  81. HRCWH_ROM_LOC_NAND_SP_8BIT |\
  82. HRCWH_RL_EXT_NAND)
  83. #else
  84. #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
  85. HRCWH_FROM_0X00000100 |\
  86. HRCWH_ROM_LOC_LOCAL_16BIT |\
  87. HRCWH_RL_EXT_LEGACY)
  88. #endif
  89. /*
  90. * System IO Config
  91. */
  92. #define CONFIG_SYS_SICRH 0x00000000
  93. #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */
  94. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  95. #define CONFIG_HWCONFIG
  96. /*
  97. * IMMR new address
  98. */
  99. #define CONFIG_SYS_IMMR 0xE0000000
  100. #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  101. #define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
  102. #endif
  103. /*
  104. * Arbiter Setup
  105. */
  106. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
  107. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
  108. #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
  109. /*
  110. * DDR Setup
  111. */
  112. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
  113. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  114. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  115. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  116. #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
  117. | DDRCDR_PZ_LOZ \
  118. | DDRCDR_NZ_LOZ \
  119. | DDRCDR_ODT \
  120. | DDRCDR_Q_DRN)
  121. /* 0x7b880001 */
  122. /*
  123. * Manually set up DDR parameters
  124. * consist of two chips HY5PS12621BFP-C4 from HYNIX
  125. */
  126. #define CONFIG_SYS_DDR_SIZE 128 /* MB */
  127. #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
  128. #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
  129. | CSCONFIG_ODT_RD_NEVER \
  130. | CSCONFIG_ODT_WR_ONLY_CURRENT \
  131. | CSCONFIG_ROW_BIT_13 \
  132. | CSCONFIG_COL_BIT_10)
  133. /* 0x80010102 */
  134. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  135. #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
  136. | (0 << TIMING_CFG0_WRT_SHIFT) \
  137. | (0 << TIMING_CFG0_RRT_SHIFT) \
  138. | (0 << TIMING_CFG0_WWT_SHIFT) \
  139. | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
  140. | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
  141. | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
  142. | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
  143. /* 0x00220802 */
  144. #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
  145. | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
  146. | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
  147. | (5 << TIMING_CFG1_CASLAT_SHIFT) \
  148. | (6 << TIMING_CFG1_REFREC_SHIFT) \
  149. | (2 << TIMING_CFG1_WRREC_SHIFT) \
  150. | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
  151. | (2 << TIMING_CFG1_WRTORD_SHIFT))
  152. /* 0x27256222 */
  153. #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
  154. | (4 << TIMING_CFG2_CPO_SHIFT) \
  155. | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
  156. | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
  157. | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
  158. | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
  159. | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
  160. /* 0x121048c5 */
  161. #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
  162. | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
  163. /* 0x03600100 */
  164. #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
  165. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  166. | SDRAM_CFG_DBW_32)
  167. /* 0x43080000 */
  168. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
  169. #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
  170. | (0x0232 << SDRAM_MODE_SD_SHIFT))
  171. /* ODT 150ohm CL=3, AL=1 on SDRAM */
  172. #define CONFIG_SYS_DDR_MODE2 0x00000000
  173. /*
  174. * Memory test
  175. */
  176. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  177. #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
  178. #define CONFIG_SYS_MEMTEST_END 0x00140000
  179. /*
  180. * The reserved memory
  181. */
  182. #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
  183. #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  184. /*
  185. * Initial RAM Base Address Setup
  186. */
  187. #define CONFIG_SYS_INIT_RAM_LOCK 1
  188. #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  189. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
  190. #define CONFIG_SYS_GBL_DATA_OFFSET \
  191. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  192. /*
  193. * Local Bus Configuration & Clock Setup
  194. */
  195. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  196. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
  197. #define CONFIG_SYS_LBC_LBCR 0x00040000
  198. #define CONFIG_FSL_ELBC 1
  199. /*
  200. * FLASH on the Local Bus
  201. */
  202. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  203. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  204. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  205. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
  206. #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
  207. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  208. /* Window base at flash base */
  209. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  210. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8MB window size */
  211. #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
  212. | (2 << BR_PS_SHIFT) /* 16 bit port */ \
  213. | BR_V) /* valid */
  214. #define CONFIG_SYS_NOR_OR_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \
  215. | OR_UPM_XAM \
  216. | OR_GPCM_CSNT \
  217. | OR_GPCM_ACS_DIV2 \
  218. | OR_GPCM_XACS \
  219. | OR_GPCM_SCY_15 \
  220. | OR_GPCM_TRLX \
  221. | OR_GPCM_EHTR \
  222. | OR_GPCM_EAD)
  223. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  224. /* 127 64KB sectors and 8 8KB top sectors per device */
  225. #define CONFIG_SYS_MAX_FLASH_SECT 135
  226. #undef CONFIG_SYS_FLASH_CHECKSUM
  227. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  228. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  229. /*
  230. * NAND Flash on the Local Bus
  231. */
  232. #ifdef CONFIG_NAND_SPL
  233. #define CONFIG_SYS_NAND_BASE 0xFFF00000
  234. #else
  235. #define CONFIG_SYS_NAND_BASE 0xE0600000
  236. #endif
  237. #define CONFIG_MTD_DEVICE
  238. #define CONFIG_MTD_PARTITION
  239. #define CONFIG_CMD_MTDPARTS
  240. #define MTDIDS_DEFAULT "nand0=e0600000.flash"
  241. #define MTDPARTS_DEFAULT \
  242. "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
  243. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  244. #define CONFIG_MTD_NAND_VERIFY_WRITE 1
  245. #define CONFIG_CMD_NAND 1
  246. #define CONFIG_NAND_FSL_ELBC 1
  247. #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
  248. #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
  249. #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
  250. #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
  251. #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
  252. #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
  253. #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
  254. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  255. | BR_PS_8 /* 8 bit port */ \
  256. | BR_MS_FCM /* MSEL = FCM */ \
  257. | BR_V) /* valid */
  258. #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFF8000 /* length 32K */ \
  259. | OR_FCM_CSCT \
  260. | OR_FCM_CST \
  261. | OR_FCM_CHT \
  262. | OR_FCM_SCY_1 \
  263. | OR_FCM_TRLX \
  264. | OR_FCM_EHTR)
  265. /* 0xFFFF8396 */
  266. #ifdef CONFIG_NAND_U_BOOT
  267. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
  268. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
  269. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
  270. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
  271. #else
  272. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
  273. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
  274. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
  275. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
  276. #endif
  277. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
  278. #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* 32KB */
  279. #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
  280. #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
  281. #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
  282. !defined(CONFIG_NAND_SPL)
  283. #define CONFIG_SYS_RAMBOOT
  284. #else
  285. #undef CONFIG_SYS_RAMBOOT
  286. #endif
  287. /*
  288. * Serial Port
  289. */
  290. #define CONFIG_CONS_INDEX 1
  291. #define CONFIG_SYS_NS16550
  292. #define CONFIG_SYS_NS16550_SERIAL
  293. #define CONFIG_SYS_NS16550_REG_SIZE 1
  294. #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
  295. #define CONFIG_SYS_BAUDRATE_TABLE \
  296. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  297. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
  298. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
  299. /* Use the HUSH parser */
  300. #define CONFIG_SYS_HUSH_PARSER
  301. #ifdef CONFIG_SYS_HUSH_PARSER
  302. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  303. #endif
  304. /* Pass open firmware flat tree */
  305. #define CONFIG_OF_LIBFDT 1
  306. #define CONFIG_OF_BOARD_SETUP 1
  307. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  308. /* I2C */
  309. #define CONFIG_HARD_I2C /* I2C with hardware support */
  310. #define CONFIG_FSL_I2C
  311. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave addr */
  312. #define CONFIG_SYS_I2C_SLAVE 0x7F
  313. #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */
  314. #define CONFIG_SYS_I2C_OFFSET 0x3000
  315. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  316. /*
  317. * Board info - revision and where boot from
  318. */
  319. #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
  320. /*
  321. * Config on-board RTC
  322. */
  323. #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
  324. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  325. /*
  326. * General PCI
  327. * Addresses are mapped 1-1.
  328. */
  329. #define CONFIG_SYS_PCI_MEM_BASE 0x80000000
  330. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
  331. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
  332. #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
  333. #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
  334. #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
  335. #define CONFIG_SYS_PCI_IO_BASE 0x00000000
  336. #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
  337. #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
  338. #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
  339. #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
  340. #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
  341. #define CONFIG_SYS_PCIE1_BASE 0xA0000000
  342. #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
  343. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
  344. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
  345. #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
  346. #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
  347. #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
  348. #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
  349. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
  350. #define CONFIG_SYS_PCIE2_BASE 0xC0000000
  351. #define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000
  352. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000
  353. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
  354. #define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000
  355. #define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000
  356. #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
  357. #define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000
  358. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
  359. #define CONFIG_PCI
  360. #define CONFIG_PCIE
  361. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  362. #define CONFIG_EEPRO100
  363. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  364. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  365. #define CONFIG_HAS_FSL_DR_USB
  366. #define CONFIG_SYS_SCCR_USBDRCM 3
  367. #define CONFIG_CMD_USB
  368. #define CONFIG_USB_STORAGE
  369. #define CONFIG_USB_EHCI
  370. #define CONFIG_USB_EHCI_FSL
  371. #define CONFIG_USB_PHY_TYPE "utmi"
  372. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  373. /*
  374. * TSEC
  375. */
  376. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  377. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  378. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
  379. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  380. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
  381. /*
  382. * TSEC ethernet configuration
  383. */
  384. #define CONFIG_MII 1 /* MII PHY management */
  385. #define CONFIG_TSEC1 1
  386. #define CONFIG_TSEC1_NAME "eTSEC0"
  387. #define CONFIG_TSEC2 1
  388. #define CONFIG_TSEC2_NAME "eTSEC1"
  389. #define TSEC1_PHY_ADDR 0
  390. #define TSEC2_PHY_ADDR 1
  391. #define TSEC1_PHYIDX 0
  392. #define TSEC2_PHYIDX 0
  393. #define TSEC1_FLAGS TSEC_GIGABIT
  394. #define TSEC2_FLAGS TSEC_GIGABIT
  395. /* Options are: eTSEC[0-1] */
  396. #define CONFIG_ETHPRIME "eTSEC1"
  397. /*
  398. * SATA
  399. */
  400. #define CONFIG_LIBATA
  401. #define CONFIG_FSL_SATA
  402. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  403. #define CONFIG_SATA1
  404. #define CONFIG_SYS_SATA1_OFFSET 0x18000
  405. #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
  406. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  407. #define CONFIG_SATA2
  408. #define CONFIG_SYS_SATA2_OFFSET 0x19000
  409. #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
  410. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  411. #ifdef CONFIG_FSL_SATA
  412. #define CONFIG_LBA48
  413. #define CONFIG_CMD_SATA
  414. #define CONFIG_DOS_PARTITION
  415. #define CONFIG_CMD_EXT2
  416. #endif
  417. /*
  418. * Environment
  419. */
  420. #if defined(CONFIG_NAND_U_BOOT)
  421. #define CONFIG_ENV_IS_IN_NAND 1
  422. #define CONFIG_ENV_OFFSET (512 * 1024)
  423. #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  424. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  425. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  426. #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
  427. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
  428. CONFIG_ENV_RANGE)
  429. #elif !defined(CONFIG_SYS_RAMBOOT)
  430. #define CONFIG_ENV_IS_IN_FLASH 1
  431. #define CONFIG_ENV_ADDR \
  432. (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  433. #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  434. #define CONFIG_ENV_SIZE 0x2000
  435. #else
  436. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  437. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  438. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  439. #define CONFIG_ENV_SIZE 0x2000
  440. #endif
  441. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  442. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  443. /*
  444. * BOOTP options
  445. */
  446. #define CONFIG_BOOTP_BOOTFILESIZE
  447. #define CONFIG_BOOTP_BOOTPATH
  448. #define CONFIG_BOOTP_GATEWAY
  449. #define CONFIG_BOOTP_HOSTNAME
  450. /*
  451. * Command line configuration.
  452. */
  453. #include <config_cmd_default.h>
  454. #define CONFIG_CMD_PING
  455. #define CONFIG_CMD_I2C
  456. #define CONFIG_CMD_MII
  457. #define CONFIG_CMD_DATE
  458. #define CONFIG_CMD_PCI
  459. #if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT)
  460. #undef CONFIG_CMD_SAVEENV
  461. #undef CONFIG_CMD_LOADS
  462. #endif
  463. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  464. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  465. #undef CONFIG_WATCHDOG /* watchdog disabled */
  466. /*
  467. * Miscellaneous configurable options
  468. */
  469. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  470. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  471. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  472. #if defined(CONFIG_CMD_KGDB)
  473. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  474. #else
  475. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  476. #endif
  477. /* Print Buffer Size */
  478. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  479. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  480. /* Boot Argument Buffer Size */
  481. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  482. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  483. /*
  484. * For booting Linux, the board info and command line data
  485. * have to be in the first 256 MB of memory, since this is
  486. * the maximum mapped by the Linux kernel during initialization.
  487. */
  488. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
  489. /*
  490. * Core HID Setup
  491. */
  492. #define CONFIG_SYS_HID0_INIT 0x000000000
  493. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  494. HID0_ENABLE_INSTRUCTION_CACHE | \
  495. HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
  496. #define CONFIG_SYS_HID2 HID2_HBE
  497. /*
  498. * MMU Setup
  499. */
  500. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  501. /* DDR: cache cacheable */
  502. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
  503. | BATL_PP_RW \
  504. | BATL_MEMCOHERENCE)
  505. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
  506. | BATU_BL_128M \
  507. | BATU_VS \
  508. | BATU_VP)
  509. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  510. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  511. /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
  512. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
  513. | BATL_PP_RW \
  514. | BATL_CACHEINHIBIT \
  515. | BATL_GUARDEDSTORAGE)
  516. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
  517. | BATU_BL_8M \
  518. | BATU_VS \
  519. | BATU_VP)
  520. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  521. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  522. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  523. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
  524. | BATL_PP_RW \
  525. | BATL_MEMCOHERENCE)
  526. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
  527. | BATU_BL_32M \
  528. | BATU_VS \
  529. | BATU_VP)
  530. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
  531. | BATL_PP_RW \
  532. | BATL_CACHEINHIBIT \
  533. | BATL_GUARDEDSTORAGE)
  534. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  535. /* Stack in dcache: cacheable, no memory coherence */
  536. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
  537. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR \
  538. | BATU_BL_128K \
  539. | BATU_VS \
  540. | BATU_VP)
  541. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  542. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  543. /* PCI MEM space: cacheable */
  544. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS \
  545. | BATL_PP_RW \
  546. | BATL_MEMCOHERENCE)
  547. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS \
  548. | BATU_BL_256M \
  549. | BATU_VS \
  550. | BATU_VP)
  551. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  552. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  553. /* PCI MMIO space: cache-inhibit and guarded */
  554. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS \
  555. | BATL_PP_RW \
  556. | BATL_CACHEINHIBIT \
  557. | BATL_GUARDEDSTORAGE)
  558. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS \
  559. | BATU_BL_256M \
  560. | BATU_VS \
  561. | BATU_VP)
  562. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  563. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  564. #define CONFIG_SYS_IBAT6L 0
  565. #define CONFIG_SYS_IBAT6U 0
  566. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  567. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  568. #define CONFIG_SYS_IBAT7L 0
  569. #define CONFIG_SYS_IBAT7U 0
  570. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  571. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  572. #if defined(CONFIG_CMD_KGDB)
  573. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  574. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  575. #endif
  576. /*
  577. * Environment Configuration
  578. */
  579. #define CONFIG_ENV_OVERWRITE
  580. #if defined(CONFIG_TSEC_ENET)
  581. #define CONFIG_HAS_ETH0
  582. #define CONFIG_HAS_ETH1
  583. #endif
  584. #define CONFIG_BAUDRATE 115200
  585. #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
  586. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  587. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  588. #define CONFIG_EXTRA_ENV_SETTINGS \
  589. "netdev=eth0\0" \
  590. "consoledev=ttyS0\0" \
  591. "ramdiskaddr=1000000\0" \
  592. "ramdiskfile=ramfs.83xx\0" \
  593. "fdtaddr=780000\0" \
  594. "fdtfile=mpc8315erdb.dtb\0" \
  595. "usb_phy_type=utmi\0" \
  596. ""
  597. #define CONFIG_NFSBOOTCOMMAND \
  598. "setenv bootargs root=/dev/nfs rw " \
  599. "nfsroot=$serverip:$rootpath " \
  600. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
  601. "$netdev:off " \
  602. "console=$consoledev,$baudrate $othbootargs;" \
  603. "tftp $loadaddr $bootfile;" \
  604. "tftp $fdtaddr $fdtfile;" \
  605. "bootm $loadaddr - $fdtaddr"
  606. #define CONFIG_RAMBOOTCOMMAND \
  607. "setenv bootargs root=/dev/ram rw " \
  608. "console=$consoledev,$baudrate $othbootargs;" \
  609. "tftp $ramdiskaddr $ramdiskfile;" \
  610. "tftp $loadaddr $bootfile;" \
  611. "tftp $fdtaddr $fdtfile;" \
  612. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  613. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  614. #endif /* __CONFIG_H */