TQM834x.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585
  1. /*
  2. * (C) Copyright 2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * TQM8349 board configuration file
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #define DEBUG
  29. #undef DEBUG
  30. /*
  31. * High Level Configuration Options
  32. */
  33. #define CONFIG_E300 1 /* E300 Family */
  34. #define CONFIG_MPC83XX 1 /* MPC83XX family */
  35. #define CONFIG_MPC8349 1 /* MPC8349 specific */
  36. #define CONFIG_MPC834X 1 /* MPC834X specific */
  37. #define CONFIG_TQM834X 1 /* TQM834X board specific */
  38. /* IMMR Base Addres Register, use Freescale default: 0xff400000 */
  39. #define CFG_IMMRBAR 0xff400000
  40. /* System clock. Primary input clock when in PCI host mode */
  41. #define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */
  42. /*
  43. * Local Bus LCRR
  44. * LCRR: DLL bypass, Clock divider is 8
  45. *
  46. * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz
  47. *
  48. * External Local Bus rate is
  49. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  50. */
  51. #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_8)
  52. #define CFG_SCCR_INIT (SCCR_DEFAULT & (~SCCR_CLK_MASK))
  53. #define CFG_SCCR_TSEC1CM SCCR_TSEC1CM_1 /* TSEC1 clock setting */
  54. #define CFG_SCCR_TSEC2CM SCCR_TSEC2CM_1 /* TSEC2 clock setting */
  55. #define CFG_SCCR_ENCCM SCCR_ENCCM_3 /* ENC clock setting */
  56. #define CFG_SCCR_USBCM SCCR_USBCM_3 /* USB clock setting */
  57. #define CFG_SCCR_VAL ( CFG_SCCR_INIT \
  58. | CFG_SCCR_TSEC1CM \
  59. | CFG_SCCR_TSEC2CM \
  60. | CFG_SCCR_ENCCM \
  61. | CFG_SCCR_USBCM )
  62. /* board pre init: do not call, nothing to do */
  63. #undef CONFIG_BOARD_EARLY_INIT_F
  64. /* detect the number of flash banks */
  65. #define CONFIG_BOARD_EARLY_INIT_R
  66. /*
  67. * DDR Setup
  68. */
  69. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/
  70. #define CFG_SDRAM_BASE CFG_DDR_BASE
  71. #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
  72. #define DDR_CASLAT_25 /* CASLAT set to 2.5 */
  73. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  74. #undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */
  75. #undef CFG_DRAM_TEST /* memory test, takes time */
  76. #define CFG_MEMTEST_START 0x00000000 /* memtest region */
  77. #define CFG_MEMTEST_END 0x00100000
  78. /*
  79. * FLASH on the Local Bus
  80. */
  81. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  82. #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
  83. #undef CFG_FLASH_CHECKSUM
  84. #define CFG_FLASH_BASE 0x80000000 /* start of FLASH */
  85. /* buffered writes in the AMD chip set is not supported yet */
  86. #undef CFG_FLASH_USE_BUFFER_WRITE
  87. /*
  88. * FLASH bank number detection
  89. */
  90. /*
  91. * When CFG_MAX_FLASH_BANKS_DETECT is defined, the actual number of Flash
  92. * banks has to be determined at runtime and stored in a gloabl variable
  93. * tqm834x_num_flash_banks. The value of CFG_MAX_FLASH_BANKS_DETECT is only
  94. * used instead of CFG_MAX_FLASH_BANKS to allocate the array flash_info, and
  95. * should be made sufficiently large to accomodate the number of banks that
  96. * might actually be detected. Since most (all?) Flash related functions use
  97. * CFG_MAX_FLASH_BANKS as the number of actual banks on the board, it is
  98. * defined as tqm834x_num_flash_banks.
  99. */
  100. #define CFG_MAX_FLASH_BANKS_DETECT 2
  101. #ifndef __ASSEMBLY__
  102. extern int tqm834x_num_flash_banks;
  103. #endif
  104. #define CFG_MAX_FLASH_BANKS (tqm834x_num_flash_banks)
  105. #define CFG_MAX_FLASH_SECT 512 /* max sectors per device */
  106. /* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */
  107. #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BR_BA) | \
  108. BR_MS_GPCM | BR_PS_32 | BR_V)
  109. /* FLASH timing (0x0000_0c54) */
  110. #define CFG_OR_TIMING_FLASH (OR_GPCM_CSNT | OR_GPCM_ACS_0b10 | \
  111. OR_GPCM_SCY_5 | OR_GPCM_TRLX)
  112. #define CFG_PRELIM_OR_AM 0xc0000000 /* OR addr mask: 1 GiB */
  113. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  114. #define CFG_LBLAWAR0_PRELIM 0x8000001D /* 1 GiB window size (2^(size + 1)) */
  115. #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* Window base at flash base */
  116. /* disable remaining mappings */
  117. #define CFG_BR1_PRELIM 0x00000000
  118. #define CFG_OR1_PRELIM 0x00000000
  119. #define CFG_LBLAWBAR1_PRELIM 0x00000000
  120. #define CFG_LBLAWAR1_PRELIM 0x00000000
  121. #define CFG_BR2_PRELIM 0x00000000
  122. #define CFG_OR2_PRELIM 0x00000000
  123. #define CFG_LBLAWBAR2_PRELIM 0x00000000
  124. #define CFG_LBLAWAR2_PRELIM 0x00000000
  125. #define CFG_BR3_PRELIM 0x00000000
  126. #define CFG_OR3_PRELIM 0x00000000
  127. #define CFG_LBLAWBAR3_PRELIM 0x00000000
  128. #define CFG_LBLAWAR3_PRELIM 0x00000000
  129. #define CFG_BR4_PRELIM 0x00000000
  130. #define CFG_OR4_PRELIM 0x00000000
  131. #define CFG_LBLAWBAR4_PRELIM 0x00000000
  132. #define CFG_LBLAWAR4_PRELIM 0x00000000
  133. #define CFG_BR5_PRELIM 0x00000000
  134. #define CFG_OR5_PRELIM 0x00000000
  135. #define CFG_LBLAWBAR5_PRELIM 0x00000000
  136. #define CFG_LBLAWAR5_PRELIM 0x00000000
  137. #define CFG_BR6_PRELIM 0x00000000
  138. #define CFG_OR6_PRELIM 0x00000000
  139. #define CFG_LBLAWBAR6_PRELIM 0x00000000
  140. #define CFG_LBLAWAR6_PRELIM 0x00000000
  141. #define CFG_BR7_PRELIM 0x00000000
  142. #define CFG_OR7_PRELIM 0x00000000
  143. #define CFG_LBLAWBAR7_PRELIM 0x00000000
  144. #define CFG_LBLAWAR7_PRELIM 0x00000000
  145. /*
  146. * Monitor config
  147. */
  148. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  149. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  150. #define CFG_RAMBOOT
  151. #else
  152. #undef CFG_RAMBOOT
  153. #endif
  154. #define CONFIG_L1_INIT_RAM
  155. #define CFG_INIT_RAM_LOCK 1
  156. #define CFG_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */
  157. #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/
  158. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  159. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  160. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  161. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  162. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  163. /*
  164. * Serial Port
  165. */
  166. #define CONFIG_CONS_INDEX 1
  167. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  168. #define CFG_NS16550
  169. #define CFG_NS16550_SERIAL
  170. #define CFG_NS16550_REG_SIZE 1
  171. #define CFG_NS16550_CLK get_bus_freq(0)
  172. #define CFG_BAUDRATE_TABLE \
  173. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  174. #define CFG_NS16550_COM1 (CFG_IMMRBAR + 0x4500)
  175. #define CFG_NS16550_COM2 (CFG_IMMRBAR + 0x4600)
  176. /*
  177. * I2C
  178. */
  179. #define CONFIG_HARD_I2C /* I2C with hardware support */
  180. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  181. #define CFG_I2C_SPEED 400000 /* I2C speed: 400KHz */
  182. #define CFG_I2C_SLAVE 0x7F /* slave address */
  183. #define CFG_I2C_OFFSET 0x3000
  184. /* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */
  185. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  186. #define CFG_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */
  187. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes per write */
  188. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  189. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */
  190. #define CFG_I2C_MULTI_EEPROMS 1 /* more than one eeprom */
  191. /* I2C RTC */
  192. #define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */
  193. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  194. /* I2C SYSMON (LM75) */
  195. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  196. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  197. #define CFG_DTT_MAX_TEMP 70
  198. #define CFG_DTT_LOW_TEMP -30
  199. #define CFG_DTT_HYSTERESIS 3
  200. /*
  201. * TSEC
  202. */
  203. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  204. #define CONFIG_MII
  205. #define CFG_TSEC1_OFFSET 0x24000
  206. #define CFG_TSEC1 (CFG_IMMRBAR + CFG_TSEC1_OFFSET)
  207. #define CFG_TSEC2_OFFSET 0x25000
  208. #define CFG_TSEC2 (CFG_IMMRBAR + CFG_TSEC2_OFFSET)
  209. #if defined(CONFIG_TSEC_ENET)
  210. #ifndef CONFIG_NET_MULTI
  211. #define CONFIG_NET_MULTI
  212. #endif
  213. #define CONFIG_MPC83XX_TSEC1 1
  214. #define CONFIG_MPC83XX_TSEC1_NAME "TSEC0"
  215. #define CONFIG_MPC83XX_TSEC2 1
  216. #define CONFIG_MPC83XX_TSEC2_NAME "TSEC1"
  217. #define TSEC1_PHY_ADDR 2
  218. #define TSEC2_PHY_ADDR 1
  219. #define TSEC1_PHYIDX 0
  220. #define TSEC2_PHYIDX 0
  221. /* Options are: TSEC[0-1] */
  222. #define CONFIG_ETHPRIME "TSEC0"
  223. #endif /* CONFIG_TSEC_ENET */
  224. /*
  225. * General PCI
  226. * Addresses are mapped 1-1.
  227. */
  228. #define CONFIG_PCI
  229. #if defined(CONFIG_PCI)
  230. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  231. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  232. /* PCI1 host bridge */
  233. #define CFG_PCI1_MEM_BASE 0xc0000000
  234. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  235. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  236. #define CFG_PCI1_IO_BASE 0xe2000000
  237. #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
  238. #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
  239. #undef CONFIG_EEPRO100
  240. #define CONFIG_EEPRO100
  241. #undef CONFIG_TULIP
  242. #if !defined(CONFIG_PCI_PNP)
  243. #define PCI_ENET0_IOADDR CFG_PCI1_IO_BASE
  244. #define PCI_ENET0_MEMADDR CFG_PCI1_MEM_BASE
  245. #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */
  246. #endif
  247. #define CFG_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  248. #endif /* CONFIG_PCI */
  249. /*
  250. * Environment
  251. */
  252. #define CONFIG_ENV_OVERWRITE
  253. #ifndef CFG_RAMBOOT
  254. #define CFG_ENV_IS_IN_FLASH 1
  255. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  256. #define CFG_ENV_SECT_SIZE 0x20000 /* 256K(one sector) for env */
  257. #define CFG_ENV_SIZE 0x2000
  258. #else
  259. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  260. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  261. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  262. #define CFG_ENV_SIZE 0x2000
  263. #endif
  264. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  265. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  266. /* Common commands */
  267. #define CFG_CMD_TQM8349_COMMON CFG_CMD_DATE | CFG_CMD_I2C | CFG_CMD_DTT\
  268. | CFG_CMD_PING | CFG_CMD_EEPROM \
  269. | CFG_CMD_MII | CFG_CMD_JFFS2
  270. #if defined(CFG_RAMBOOT)
  271. #if defined(CONFIG_PCI)
  272. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL | CFG_CMD_PCI \
  273. | CFG_CMD_TQM8349_COMMON) \
  274. & \
  275. ~(CFG_CMD_ENV | CFG_CMD_LOADS))
  276. #else
  277. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  278. | CFG_CMD_TQM8349_COMMON) \
  279. & \
  280. ~(CFG_CMD_ENV | CFG_CMD_LOADS))
  281. #endif
  282. #else /* CFG_RAMBOOT */
  283. #if defined(CONFIG_PCI)
  284. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_PCI \
  285. | CFG_CMD_TQM8349_COMMON)
  286. #else
  287. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  288. | CFG_CMD_TQM8349_COMMON)
  289. #endif
  290. #endif /* CFG_RAMBOOT */
  291. #include <cmd_confdefs.h>
  292. /*
  293. * Miscellaneous configurable options
  294. */
  295. #define CFG_LONGHELP /* undef to save memory */
  296. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  297. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  298. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  299. #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
  300. #ifdef CFG_HUSH_PARSER
  301. #define CFG_PROMPT_HUSH_PS2 "> "
  302. #endif
  303. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  304. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  305. #else
  306. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  307. #endif
  308. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  309. #define CFG_MAXARGS 16 /* max number of command args */
  310. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  311. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  312. #undef CONFIG_WATCHDOG /* watchdog disabled */
  313. /*
  314. * For booting Linux, the board info and command line data
  315. * have to be in the first 8 MB of memory, since this is
  316. * the maximum mapped by the Linux kernel during initialization.
  317. */
  318. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  319. /*
  320. * Cache Configuration
  321. */
  322. #define CFG_DCACHE_SIZE 32768
  323. #define CFG_CACHELINE_SIZE 32
  324. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  325. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  326. #endif
  327. #define CFG_HRCW_LOW (\
  328. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  329. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  330. HRCWL_CSB_TO_CLKIN_4X1 |\
  331. HRCWL_VCO_1X2 |\
  332. HRCWL_CORE_TO_CSB_2X1)
  333. #if defined(PCI_64BIT)
  334. #define CFG_HRCW_HIGH (\
  335. HRCWH_PCI_HOST |\
  336. HRCWH_64_BIT_PCI |\
  337. HRCWH_PCI1_ARBITER_ENABLE |\
  338. HRCWH_PCI2_ARBITER_DISABLE |\
  339. HRCWH_CORE_ENABLE |\
  340. HRCWH_FROM_0X00000100 |\
  341. HRCWH_BOOTSEQ_DISABLE |\
  342. HRCWH_SW_WATCHDOG_DISABLE |\
  343. HRCWH_ROM_LOC_LOCAL_16BIT |\
  344. HRCWH_TSEC1M_IN_GMII |\
  345. HRCWH_TSEC2M_IN_GMII )
  346. #else
  347. #define CFG_HRCW_HIGH (\
  348. HRCWH_PCI_HOST |\
  349. HRCWH_32_BIT_PCI |\
  350. HRCWH_PCI1_ARBITER_ENABLE |\
  351. HRCWH_PCI2_ARBITER_DISABLE |\
  352. HRCWH_CORE_ENABLE |\
  353. HRCWH_FROM_0X00000100 |\
  354. HRCWH_BOOTSEQ_DISABLE |\
  355. HRCWH_SW_WATCHDOG_DISABLE |\
  356. HRCWH_ROM_LOC_LOCAL_16BIT |\
  357. HRCWH_TSEC1M_IN_GMII |\
  358. HRCWH_TSEC2M_IN_GMII )
  359. #endif
  360. /* System IO Config */
  361. #define CFG_SICRH SICRH_TSOBI1
  362. #define CFG_SICRL SICRL_LDP_A
  363. /* i-cache and d-cache disabled */
  364. #define CFG_HID0_INIT 0x000000000
  365. #define CFG_HID0_FINAL CFG_HID0_INIT
  366. #define CFG_HID2 HID2_HBE
  367. /* DDR 0 - 512M */
  368. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  369. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  370. #define CFG_IBAT1L (CFG_SDRAM_BASE + 0x10000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
  371. #define CFG_IBAT1U (CFG_SDRAM_BASE + 0x10000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  372. /* stack in DCACHE @ 512M (no backing mem) */
  373. #define CFG_IBAT2L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  374. #define CFG_IBAT2U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  375. /* PCI */
  376. #ifdef CONFIG_PCI
  377. #define CFG_IBAT3L (CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  378. #define CFG_IBAT3U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  379. #define CFG_IBAT4L (CFG_PCI1_MEM_BASE + 0x10000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
  380. #define CFG_IBAT4U (CFG_PCI1_MEM_BASE + 0x10000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  381. #define CFG_IBAT5L (CFG_PCI1_IO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  382. #define CFG_IBAT5U (CFG_PCI1_IO_BASE + 0x10000000 | BATU_BL_16M | BATU_VS | BATU_VP)
  383. #else
  384. #define CFG_IBAT3L (0)
  385. #define CFG_IBAT3U (0)
  386. #define CFG_IBAT4L (0)
  387. #define CFG_IBAT4U (0)
  388. #define CFG_IBAT5L (0)
  389. #define CFG_IBAT5U (0)
  390. #endif
  391. /* IMMRBAR */
  392. #define CFG_IBAT6L (CFG_IMMRBAR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  393. #define CFG_IBAT6U (CFG_IMMRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
  394. /* FLASH */
  395. #define CFG_IBAT7L (CFG_FLASH_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  396. #define CFG_IBAT7U (CFG_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  397. #define CFG_DBAT0L CFG_IBAT0L
  398. #define CFG_DBAT0U CFG_IBAT0U
  399. #define CFG_DBAT1L CFG_IBAT1L
  400. #define CFG_DBAT1U CFG_IBAT1U
  401. #define CFG_DBAT2L CFG_IBAT2L
  402. #define CFG_DBAT2U CFG_IBAT2U
  403. #define CFG_DBAT3L CFG_IBAT3L
  404. #define CFG_DBAT3U CFG_IBAT3U
  405. #define CFG_DBAT4L CFG_IBAT4L
  406. #define CFG_DBAT4U CFG_IBAT4U
  407. #define CFG_DBAT5L CFG_IBAT5L
  408. #define CFG_DBAT5U CFG_IBAT5U
  409. #define CFG_DBAT6L CFG_IBAT6L
  410. #define CFG_DBAT6U CFG_IBAT6U
  411. #define CFG_DBAT7L CFG_IBAT7L
  412. #define CFG_DBAT7U CFG_IBAT7U
  413. /*
  414. * Internal Definitions
  415. *
  416. * Boot Flags
  417. */
  418. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  419. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  420. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  421. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  422. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  423. #endif
  424. /*
  425. * Environment Configuration
  426. */
  427. #if defined(CONFIG_TSEC_ENET)
  428. #define CONFIG_ETHADDR D2:DA:5E:44:BC:29
  429. #define CONFIG_HAS_ETH1
  430. #define CONFIG_ETH1ADDR 1E:F3:40:21:92:53
  431. #endif
  432. #define CONFIG_IPADDR 192.168.205.1
  433. #define CONFIG_HOSTNAME tqm8349
  434. #define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
  435. #define CONFIG_BOOTFILE /tftpboot/tqm83xx/uImage
  436. #define CONFIG_SERVERIP 192.168.1.1
  437. #define CONFIG_GATEWAYIP 192.168.1.1
  438. #define CONFIG_NETMASK 255.255.255.0
  439. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  440. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  441. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  442. #define CONFIG_BAUDRATE 115200
  443. #define CONFIG_PREBOOT "echo;" \
  444. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  445. "echo"
  446. #undef CONFIG_BOOTARGS
  447. #define CONFIG_EXTRA_ENV_SETTINGS \
  448. "netdev=eth0\0" \
  449. "hostname=tqm83xx\0" \
  450. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  451. "nfsroot=${serverip}:${rootpath}\0" \
  452. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  453. "addip=setenv bootargs ${bootargs} " \
  454. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  455. ":${hostname}:${netdev}:off panic=1\0" \
  456. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  457. "flash_nfs=run nfsargs addip addtty;" \
  458. "bootm ${kernel_addr}\0" \
  459. "flash_self=run ramargs addip addtty;" \
  460. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  461. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  462. "bootm\0" \
  463. "rootpath=/opt/eldk/ppc_6xx\0" \
  464. "bootfile=/tftpboot/tqm83xx/uImage\0" \
  465. "kernel_addr=80060000\0" \
  466. "ramdisk_addr=80160000\0" \
  467. "load=tftp 100000 /tftpboot/tqm83xx/u-boot.bin\0" \
  468. "update=protect off 80000000 8003ffff; " \
  469. "era 80000000 8003ffff; cp.b 100000 80000000 40000\0" \
  470. "upd=run load;run update\0" \
  471. ""
  472. #define CONFIG_BOOTCOMMAND "run flash_self"
  473. /*
  474. * JFFS2 partitions
  475. */
  476. /* mtdparts command line support */
  477. #define CONFIG_JFFS2_CMDLINE
  478. #define MTDIDS_DEFAULT "nor0=TQM834x-0"
  479. /* default mtd partition table */
  480. #define MTDPARTS_DEFAULT "mtdparts=TQM834x-0:256k(u-boot),128k(env),"\
  481. "1m(kernel),2m(initrd),"\
  482. "-(user);"\
  483. #endif /* __CONFIG_H */