cm_t35.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * (C) Copyright 2011 CompuLab, Ltd.
  3. * Mike Rapoport <mike@compulab.co.il>
  4. * Igor Grinberg <grinberg@compulab.co.il>
  5. *
  6. * Based on omap3_beagle.h
  7. * (C) Copyright 2006-2008
  8. * Texas Instruments.
  9. * Richard Woodruff <r-woodruff2@ti.com>
  10. * Syed Mohammed Khasim <x0khasim@ti.com>
  11. *
  12. * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc.
  30. */
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. /*
  34. * High Level Configuration Options
  35. */
  36. #define CONFIG_OMAP /* in a TI OMAP core */
  37. #define CONFIG_OMAP34XX /* which is a 34XX */
  38. #define CONFIG_OMAP_GPIO
  39. #define CONFIG_CM_T3X /* working with CM-T35 and CM-T3730 */
  40. #define CONFIG_SYS_TEXT_BASE 0x80008000
  41. #define CONFIG_SDRC /* The chip has SDRC controller */
  42. #include <asm/arch/cpu.h> /* get chip and board defs */
  43. #include <asm/arch/omap3.h>
  44. /*
  45. * Display CPU and Board information
  46. */
  47. #define CONFIG_DISPLAY_CPUINFO
  48. #define CONFIG_DISPLAY_BOARDINFO
  49. /* Clock Defines */
  50. #define V_OSCK 26000000 /* Clock output from T2 */
  51. #define V_SCLK (V_OSCK >> 1)
  52. #define CONFIG_MISC_INIT_R
  53. #define CONFIG_OF_LIBFDT 1
  54. /*
  55. * The early kernel mapping on ARM currently only maps from the base of DRAM
  56. * to the end of the kernel image. The kernel is loaded at DRAM base + 0x8000.
  57. * The early kernel pagetable uses DRAM base + 0x4000 to DRAM base + 0x8000,
  58. * so that leaves DRAM base to DRAM base + 0x4000 available.
  59. */
  60. #define CONFIG_SYS_BOOTMAPSZ 0x4000
  61. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  62. #define CONFIG_SETUP_MEMORY_TAGS
  63. #define CONFIG_INITRD_TAG
  64. #define CONFIG_REVISION_TAG
  65. #define CONFIG_SERIAL_TAG
  66. /*
  67. * Size of malloc() pool
  68. */
  69. #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
  70. /* Sector */
  71. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  72. /*
  73. * Hardware drivers
  74. */
  75. /*
  76. * NS16550 Configuration
  77. */
  78. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  79. #define CONFIG_SYS_NS16550
  80. #define CONFIG_SYS_NS16550_SERIAL
  81. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  82. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  83. /*
  84. * select serial console configuration
  85. */
  86. #define CONFIG_CONS_INDEX 3
  87. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  88. #define CONFIG_SERIAL3 3 /* UART3 */
  89. /* allow to overwrite serial and ethaddr */
  90. #define CONFIG_ENV_OVERWRITE
  91. #define CONFIG_BAUDRATE 115200
  92. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  93. 115200}
  94. #define CONFIG_GENERIC_MMC
  95. #define CONFIG_MMC
  96. #define CONFIG_OMAP_HSMMC
  97. #define CONFIG_DOS_PARTITION
  98. /* USB */
  99. #define CONFIG_USB_OMAP3
  100. #define CONFIG_USB_EHCI
  101. #define CONFIG_USB_EHCI_OMAP
  102. #define CONFIG_USB_ULPI
  103. #define CONFIG_USB_ULPI_VIEWPORT_OMAP
  104. #define CONFIG_USB_STORAGE
  105. #define CONFIG_MUSB_UDC
  106. #define CONFIG_TWL4030_USB
  107. #define CONFIG_CMD_USB
  108. /* USB device configuration */
  109. #define CONFIG_USB_DEVICE
  110. #define CONFIG_USB_TTY
  111. #define CONFIG_SYS_CONSOLE_IS_IN_ENV
  112. /* commands to include */
  113. #include <config_cmd_default.h>
  114. #define CONFIG_CMD_CACHE
  115. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  116. #define CONFIG_CMD_FAT /* FAT support */
  117. #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
  118. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  119. #define CONFIG_MTD_PARTITIONS
  120. #define MTDIDS_DEFAULT "nand0=nand"
  121. #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
  122. "1920k(u-boot),256k(u-boot-env),"\
  123. "4m(kernel),-(fs)"
  124. #define CONFIG_CMD_I2C /* I2C serial bus support */
  125. #define CONFIG_CMD_MMC /* MMC support */
  126. #define CONFIG_CMD_NAND /* NAND support */
  127. #define CONFIG_CMD_DHCP
  128. #define CONFIG_CMD_PING
  129. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  130. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  131. #undef CONFIG_CMD_IMLS /* List all found images */
  132. #define CONFIG_SYS_NO_FLASH
  133. #define CONFIG_HARD_I2C
  134. #define CONFIG_SYS_I2C_SPEED 100000
  135. #define CONFIG_SYS_I2C_SLAVE 1
  136. #define CONFIG_DRIVER_OMAP34XX_I2C
  137. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  138. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  139. #define CONFIG_I2C_MULTI_BUS
  140. /*
  141. * TWL4030
  142. */
  143. #define CONFIG_TWL4030_POWER
  144. #define CONFIG_TWL4030_LED
  145. /*
  146. * Board NAND Info.
  147. */
  148. #define CONFIG_SYS_NAND_QUIET_TEST
  149. #define CONFIG_NAND_OMAP_GPMC
  150. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  151. /* to access nand */
  152. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  153. /* to access nand at */
  154. /* CS0 */
  155. #define GPMC_NAND_ECC_LP_x8_LAYOUT
  156. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
  157. /* devices */
  158. /* Environment information */
  159. #define CONFIG_BOOTDELAY 10
  160. #define CONFIG_ZERO_BOOTDELAY_CHECK
  161. #define CONFIG_EXTRA_ENV_SETTINGS \
  162. "loadaddr=0x82000000\0" \
  163. "usbtty=cdc_acm\0" \
  164. "console=ttyS2,115200n8\0" \
  165. "mpurate=500\0" \
  166. "vram=12M\0" \
  167. "dvimode=1024x768MR-16@60\0" \
  168. "defaultdisplay=dvi\0" \
  169. "mmcdev=0\0" \
  170. "mmcroot=/dev/mmcblk0p2 rw\0" \
  171. "mmcrootfstype=ext4 rootwait\0" \
  172. "nandroot=/dev/mtdblock4 rw\0" \
  173. "nandrootfstype=ubifs\0" \
  174. "mmcargs=setenv bootargs console=${console} " \
  175. "mpurate=${mpurate} " \
  176. "vram=${vram} " \
  177. "omapfb.mode=dvi:${dvimode} " \
  178. "omapfb.debug=y " \
  179. "omapdss.def_disp=${defaultdisplay} " \
  180. "root=${mmcroot} " \
  181. "rootfstype=${mmcrootfstype}\0" \
  182. "nandargs=setenv bootargs console=${console} " \
  183. "mpurate=${mpurate} " \
  184. "vram=${vram} " \
  185. "omapfb.mode=dvi:${dvimode} " \
  186. "omapfb.debug=y " \
  187. "omapdss.def_disp=${defaultdisplay} " \
  188. "root=${nandroot} " \
  189. "rootfstype=${nandrootfstype}\0" \
  190. "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
  191. "bootscript=echo Running bootscript from mmc ...; " \
  192. "source ${loadaddr}\0" \
  193. "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
  194. "mmcboot=echo Booting from mmc ...; " \
  195. "run mmcargs; " \
  196. "bootm ${loadaddr}\0" \
  197. "nandboot=echo Booting from nand ...; " \
  198. "run nandargs; " \
  199. "nand read ${loadaddr} 2a0000 400000; " \
  200. "bootm ${loadaddr}\0" \
  201. #define CONFIG_BOOTCOMMAND \
  202. "mmc dev ${mmcdev}; if mmc rescan; then " \
  203. "if run loadbootscript; then " \
  204. "run bootscript; " \
  205. "else " \
  206. "if run loaduimage; then " \
  207. "run mmcboot; " \
  208. "else run nandboot; " \
  209. "fi; " \
  210. "fi; " \
  211. "else run nandboot; fi"
  212. /*
  213. * Miscellaneous configurable options
  214. */
  215. #define CONFIG_AUTO_COMPLETE
  216. #define CONFIG_CMDLINE_EDITING
  217. #define CONFIG_TIMESTAMP
  218. #define CONFIG_SYS_AUTOLOAD "no"
  219. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  220. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  221. #define CONFIG_SYS_PROMPT "CM-T3x # "
  222. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  223. /* Print Buffer Size */
  224. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  225. sizeof(CONFIG_SYS_PROMPT) + 16)
  226. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  227. /* Boot Argument Buffer Size */
  228. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  229. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
  230. /* works on */
  231. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  232. 0x01F00000) /* 31MB */
  233. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
  234. /* load address */
  235. /*
  236. * OMAP3 has 12 GP timers, they can be driven by the system clock
  237. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  238. * This rate is divided by a local divisor.
  239. */
  240. #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
  241. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  242. #define CONFIG_SYS_HZ 1000
  243. /*-----------------------------------------------------------------------
  244. * Physical Memory Map
  245. */
  246. #define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */
  247. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  248. /*-----------------------------------------------------------------------
  249. * FLASH and environment organization
  250. */
  251. /* **** PISMO SUPPORT *** */
  252. /* Configure the PISMO */
  253. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  254. /* Monitor at start of flash */
  255. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  256. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  257. #define CONFIG_ENV_IS_IN_NAND
  258. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  259. #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
  260. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  261. #if defined(CONFIG_CMD_NET)
  262. #define CONFIG_SMC911X
  263. #define CONFIG_SMC911X_32_BIT
  264. #define CM_T3X_SMC911X_BASE 0x2C000000
  265. #define SB_T35_SMC911X_BASE (CM_T3X_SMC911X_BASE + (16 << 20))
  266. #define CONFIG_SMC911X_BASE CM_T3X_SMC911X_BASE
  267. #endif /* (CONFIG_CMD_NET) */
  268. /* additions for new relocation code, must be added to all boards */
  269. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  270. #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
  271. #define CONFIG_SYS_INIT_RAM_SIZE 0x800
  272. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  273. CONFIG_SYS_INIT_RAM_SIZE - \
  274. GENERATED_GBL_DATA_SIZE)
  275. /* Status LED */
  276. #define CONFIG_STATUS_LED /* Status LED enabled */
  277. #define CONFIG_BOARD_SPECIFIC_LED
  278. #define STATUS_LED_GREEN 0
  279. #define STATUS_LED_BIT STATUS_LED_GREEN
  280. #define STATUS_LED_STATE STATUS_LED_ON
  281. #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
  282. #define STATUS_LED_BOOT STATUS_LED_BIT
  283. #define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */
  284. #define CONFIG_SPLASHIMAGE_GUARD
  285. /* GPIO banks */
  286. #ifdef CONFIG_STATUS_LED
  287. #define CONFIG_OMAP3_GPIO_6 /* GPIO186 is in GPIO bank 6 */
  288. #endif
  289. /* Display Configuration */
  290. #define CONFIG_OMAP3_GPIO_2
  291. #define CONFIG_VIDEO_OMAP3
  292. #define LCD_BPP LCD_COLOR16
  293. #define CONFIG_LCD
  294. #define CONFIG_SPLASH_SCREEN
  295. #define CONFIG_CMD_BMP
  296. #define CONFIG_BMP_16BPP
  297. #endif /* __CONFIG_H */