immap_86xx.h 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301
  1. /*
  2. * MPC86xx Internal Memory Map
  3. *
  4. * Copyright(c) 2004 Freescale Semiconductor
  5. * Jeff Brown (Jeffrey@freescale.com)
  6. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  7. *
  8. */
  9. #ifndef __IMMAP_86xx__
  10. #define __IMMAP_86xx__
  11. #include <asm/types.h>
  12. #include <asm/fsl_dma.h>
  13. #include <asm/fsl_i2c.h>
  14. /* Local-Access Registers and MCM Registers(0x0000-0x2000) */
  15. typedef struct ccsr_local_mcm {
  16. uint ccsrbar; /* 0x0 - Control Configuration Status Registers Base Address Register */
  17. char res1[4];
  18. uint altcbar; /* 0x8 - Alternate Configuration Base Address Register */
  19. char res2[4];
  20. uint altcar; /* 0x10 - Alternate Configuration Attribute Register */
  21. char res3[12];
  22. uint bptr; /* 0x20 - Boot Page Translation Register */
  23. char res4[3044];
  24. uint lawbar0; /* 0xc08 - Local Access Window 0 Base Address Register */
  25. char res5[4];
  26. uint lawar0; /* 0xc10 - Local Access Window 0 Attributes Register */
  27. char res6[20];
  28. uint lawbar1; /* 0xc28 - Local Access Window 1 Base Address Register */
  29. char res7[4];
  30. uint lawar1; /* 0xc30 - Local Access Window 1 Attributes Register */
  31. char res8[20];
  32. uint lawbar2; /* 0xc48 - Local Access Window 2 Base Address Register */
  33. char res9[4];
  34. uint lawar2; /* 0xc50 - Local Access Window 2 Attributes Register */
  35. char res10[20];
  36. uint lawbar3; /* 0xc68 - Local Access Window 3 Base Address Register */
  37. char res11[4];
  38. uint lawar3; /* 0xc70 - Local Access Window 3 Attributes Register */
  39. char res12[20];
  40. uint lawbar4; /* 0xc88 - Local Access Window 4 Base Address Register */
  41. char res13[4];
  42. uint lawar4; /* 0xc90 - Local Access Window 4 Attributes Register */
  43. char res14[20];
  44. uint lawbar5; /* 0xca8 - Local Access Window 5 Base Address Register */
  45. char res15[4];
  46. uint lawar5; /* 0xcb0 - Local Access Window 5 Attributes Register */
  47. char res16[20];
  48. uint lawbar6; /* 0xcc8 - Local Access Window 6 Base Address Register */
  49. char res17[4];
  50. uint lawar6; /* 0xcd0 - Local Access Window 6 Attributes Register */
  51. char res18[20];
  52. uint lawbar7; /* 0xce8 - Local Access Window 7 Base Address Register */
  53. char res19[4];
  54. uint lawar7; /* 0xcf0 - Local Access Window 7 Attributes Register */
  55. char res20[20];
  56. uint lawbar8; /* 0xd08 - Local Access Window 8 Base Address Register */
  57. char res21[4];
  58. uint lawar8; /* 0xd10 - Local Access Window 8 Attributes Register */
  59. char res22[20];
  60. uint lawbar9; /* 0xd28 - Local Access Window 9 Base Address Register */
  61. char res23[4];
  62. uint lawar9; /* 0xd30 - Local Access Window 9 Attributes Register */
  63. char res24[716];
  64. uint abcr; /* 0x1000 - MCM CCB Address Configuration Register */
  65. char res25[4];
  66. uint dbcr; /* 0x1008 - MCM MPX data bus Configuration Register */
  67. char res26[4];
  68. uint pcr; /* 0x1010 - MCM CCB Port Configuration Register */
  69. char res27[44];
  70. uint hpmr0; /* 0x1040 - MCM HPM Threshold Count Register 0 */
  71. uint hpmr1; /* 0x1044 - MCM HPM Threshold Count Register 1 */
  72. uint hpmr2; /* 0x1048 - MCM HPM Threshold Count Register 2 */
  73. uint hpmr3; /* 0x104c - MCM HPM Threshold Count Register 3 */
  74. char res28[16];
  75. uint hpmr4; /* 0x1060 - MCM HPM Threshold Count Register 4 */
  76. uint hpmr5; /* 0x1064 - MCM HPM Threshold Count Register 5 */
  77. uint hpmccr; /* 0x1068 - MCM HPM Cycle Count Register */
  78. char res29[3476];
  79. uint edr; /* 0x1e00 - MCM Error Detect Register */
  80. char res30[4];
  81. uint eer; /* 0x1e08 - MCM Error Enable Register */
  82. uint eatr; /* 0x1e0c - MCM Error Attributes Capture Register */
  83. uint eladr; /* 0x1e10 - MCM Error Low Address Capture Register */
  84. uint ehadr; /* 0x1e14 - MCM Error High Address Capture Register */
  85. char res31[488];
  86. } ccsr_local_mcm_t;
  87. /* DDR memory controller registers(0x2000-0x3000) and (0x6000-0x7000) */
  88. typedef struct ccsr_ddr {
  89. uint cs0_bnds; /* 0x2000 - DDR Chip Select 0 Memory Bounds */
  90. char res1[4];
  91. uint cs1_bnds; /* 0x2008 - DDR Chip Select 1 Memory Bounds */
  92. char res2[4];
  93. uint cs2_bnds; /* 0x2010 - DDR Chip Select 2 Memory Bounds */
  94. char res3[4];
  95. uint cs3_bnds; /* 0x2018 - DDR Chip Select 3 Memory Bounds */
  96. char res4[4];
  97. uint cs4_bnds; /* 0x2020 - DDR Chip Select 4 Memory Bounds */
  98. char res5[4];
  99. uint cs5_bnds; /* 0x2028 - DDR Chip Select 5 Memory Bounds */
  100. char res6[84];
  101. uint cs0_config; /* 0x2080 - DDR Chip Select Configuration */
  102. uint cs1_config; /* 0x2084 - DDR Chip Select Configuration */
  103. uint cs2_config; /* 0x2088 - DDR Chip Select Configuration */
  104. uint cs3_config; /* 0x208c - DDR Chip Select Configuration */
  105. uint cs4_config; /* 0x2090 - DDR Chip Select Configuration */
  106. uint cs5_config; /* 0x2094 - DDR Chip Select Configuration */
  107. char res7[104];
  108. uint timing_cfg_3; /* 0x2100 - DDR SDRAM Timing Configuration Register 3 */
  109. uint timing_cfg_0; /* 0x2104 - DDR SDRAM Timing Configuration Register 0 */
  110. uint timing_cfg_1; /* 0x2108 - DDR SDRAM Timing Configuration Register 1 */
  111. uint timing_cfg_2; /* 0x210c - DDR SDRAM Timing Configuration Register 2 */
  112. uint sdram_cfg_1; /* 0x2110 - DDR SDRAM Control Configuration 1 */
  113. uint sdram_cfg_2; /* 0x2114 - DDR SDRAM Control Configuration 2 */
  114. uint sdram_mode_1; /* 0x2118 - DDR SDRAM Mode Configuration 1 */
  115. uint sdram_mode_2; /* 0x211c - DDR SDRAM Mode Configuration 2 */
  116. uint sdram_mode_cntl; /* 0x2120 - DDR SDRAM Mode Control */
  117. uint sdram_interval; /* 0x2124 - DDR SDRAM Interval Configuration */
  118. uint sdram_data_init; /* 0x2128 - DDR SDRAM Data Initialization */
  119. char res8[4];
  120. uint sdram_clk_cntl; /* 0x2130 - DDR SDRAM Clock Control */
  121. char res9[12];
  122. uint sdram_ocd_cntl; /* 0x2140 - DDR SDRAM OCD Control */
  123. uint sdram_ocd_status; /* 0x2144 - DDR SDRAM OCD Status */
  124. uint init_addr; /* 0x2148 - DDR training initialzation address */
  125. uint init_ext_addr; /* 0x214C - DDR training initialzation extended address */
  126. char res10[2728];
  127. uint ip_rev1; /* 0x2BF8 - DDR IP Block Revision 1 */
  128. uint ip_rev2; /* 0x2BFC - DDR IP Block Revision 2 */
  129. char res11[512];
  130. uint data_err_inject_hi; /* 0x2e00 - DDR Memory Data Path Error Injection Mask High */
  131. uint data_err_inject_lo; /* 0x2e04 - DDR Memory Data Path Error Injection Mask Low */
  132. uint ecc_err_inject; /* 0x2e08 - DDR Memory Data Path Error Injection Mask ECC */
  133. char res12[20];
  134. uint capture_data_hi; /* 0x2e20 - DDR Memory Data Path Read Capture High */
  135. uint capture_data_lo; /* 0x2e24 - DDR Memory Data Path Read Capture Low */
  136. uint capture_ecc; /* 0x2e28 - DDR Memory Data Path Read Capture ECC */
  137. char res13[20];
  138. uint err_detect; /* 0x2e40 - DDR Memory Error Detect */
  139. uint err_disable; /* 0x2e44 - DDR Memory Error Disable */
  140. uint err_int_en; /* 0x2e48 - DDR Memory Error Interrupt Enable */
  141. uint capture_attributes; /* 0x2e4c - DDR Memory Error Attributes Capture */
  142. uint capture_address; /* 0x2e50 - DDR Memory Error Address Capture */
  143. uint capture_ext_address; /* 0x2e54 - DDR Memory Error Extended Address Capture */
  144. uint err_sbe; /* 0x2e58 - DDR Memory Single-Bit ECC Error Management */
  145. char res14[164];
  146. uint debug_1; /* 0x2f00 */
  147. uint debug_2;
  148. uint debug_3;
  149. uint debug_4;
  150. uint debug_5;
  151. char res15[236];
  152. } ccsr_ddr_t;
  153. /* Daul I2C Registers(0x3000-0x4000) */
  154. typedef struct ccsr_i2c {
  155. struct fsl_i2c i2c[2];
  156. u8 res[4096 - 2 * sizeof(struct fsl_i2c)];
  157. } ccsr_i2c_t;
  158. /* DUART Registers(0x4000-0x5000) */
  159. typedef struct ccsr_duart {
  160. char res1[1280];
  161. u_char urbr1_uthr1_udlb1;/* 0x4500 - URBR1, UTHR1, UDLB1 with the same address offset of 0x04500 */
  162. u_char uier1_udmb1; /* 0x4501 - UIER1, UDMB1 with the same address offset of 0x04501 */
  163. u_char uiir1_ufcr1_uafr1;/* 0x4502 - UIIR1, UFCR1, UAFR1 with the same address offset of 0x04502 */
  164. u_char ulcr1; /* 0x4503 - UART1 Line Control Register */
  165. u_char umcr1; /* 0x4504 - UART1 Modem Control Register */
  166. u_char ulsr1; /* 0x4505 - UART1 Line Status Register */
  167. u_char umsr1; /* 0x4506 - UART1 Modem Status Register */
  168. u_char uscr1; /* 0x4507 - UART1 Scratch Register */
  169. char res2[8];
  170. u_char udsr1; /* 0x4510 - UART1 DMA Status Register */
  171. char res3[239];
  172. u_char urbr2_uthr2_udlb2;/* 0x4600 - URBR2, UTHR2, UDLB2 with the same address offset of 0x04600 */
  173. u_char uier2_udmb2; /* 0x4601 - UIER2, UDMB2 with the same address offset of 0x04601 */
  174. u_char uiir2_ufcr2_uafr2;/* 0x4602 - UIIR2, UFCR2, UAFR2 with the same address offset of 0x04602 */
  175. u_char ulcr2; /* 0x4603 - UART2 Line Control Register */
  176. u_char umcr2; /* 0x4604 - UART2 Modem Control Register */
  177. u_char ulsr2; /* 0x4605 - UART2 Line Status Register */
  178. u_char umsr2; /* 0x4606 - UART2 Modem Status Register */
  179. u_char uscr2; /* 0x4607 - UART2 Scratch Register */
  180. char res4[8];
  181. u_char udsr2; /* 0x4610 - UART2 DMA Status Register */
  182. char res5[2543];
  183. } ccsr_duart_t;
  184. /* Local Bus Controller Registers(0x5000-0x6000) */
  185. typedef struct ccsr_lbc {
  186. uint br0; /* 0x5000 - LBC Base Register 0 */
  187. uint or0; /* 0x5004 - LBC Options Register 0 */
  188. uint br1; /* 0x5008 - LBC Base Register 1 */
  189. uint or1; /* 0x500c - LBC Options Register 1 */
  190. uint br2; /* 0x5010 - LBC Base Register 2 */
  191. uint or2; /* 0x5014 - LBC Options Register 2 */
  192. uint br3; /* 0x5018 - LBC Base Register 3 */
  193. uint or3; /* 0x501c - LBC Options Register 3 */
  194. uint br4; /* 0x5020 - LBC Base Register 4 */
  195. uint or4; /* 0x5024 - LBC Options Register 4 */
  196. uint br5; /* 0x5028 - LBC Base Register 5 */
  197. uint or5; /* 0x502c - LBC Options Register 5 */
  198. uint br6; /* 0x5030 - LBC Base Register 6 */
  199. uint or6; /* 0x5034 - LBC Options Register 6 */
  200. uint br7; /* 0x5038 - LBC Base Register 7 */
  201. uint or7; /* 0x503c - LBC Options Register 7 */
  202. char res1[40];
  203. uint mar; /* 0x5068 - LBC UPM Address Register */
  204. char res2[4];
  205. uint mamr; /* 0x5070 - LBC UPMA Mode Register */
  206. uint mbmr; /* 0x5074 - LBC UPMB Mode Register */
  207. uint mcmr; /* 0x5078 - LBC UPMC Mode Register */
  208. char res3[8];
  209. uint mrtpr; /* 0x5084 - LBC Memory Refresh Timer Prescaler Register */
  210. uint mdr; /* 0x5088 - LBC UPM Data Register */
  211. char res4[8];
  212. uint lsdmr; /* 0x5094 - LBC SDRAM Mode Register */
  213. char res5[8];
  214. uint lurt; /* 0x50a0 - LBC UPM Refresh Timer */
  215. uint lsrt; /* 0x50a4 - LBC SDRAM Refresh Timer */
  216. char res6[8];
  217. uint ltesr; /* 0x50b0 - LBC Transfer Error Status Register */
  218. uint ltedr; /* 0x50b4 - LBC Transfer Error Disable Register */
  219. uint lteir; /* 0x50b8 - LBC Transfer Error Interrupt Register */
  220. uint lteatr; /* 0x50bc - LBC Transfer Error Attributes Register */
  221. uint ltear; /* 0x50c0 - LBC Transfer Error Address Register */
  222. char res7[12];
  223. uint lbcr; /* 0x50d0 - LBC Configuration Register */
  224. uint lcrr; /* 0x50d4 - LBC Clock Ratio Register */
  225. char res8[3880];
  226. } ccsr_lbc_t;
  227. /* PCI Express Registers(0x8000-0x9000) and (0x9000-0xA000) */
  228. typedef struct ccsr_pex {
  229. uint cfg_addr; /* 0x8000 - PEX Configuration Address Register */
  230. uint cfg_data; /* 0x8004 - PEX Configuration Data Register */
  231. char res1[4];
  232. uint out_comp_to; /* 0x800C - PEX Outbound Completion Timeout Register */
  233. char res2[16];
  234. uint pme_msg_det; /* 0x8020 - PEX PME & message detect register */
  235. uint pme_msg_int_en; /* 0x8024 - PEX PME & message interrupt enable register */
  236. uint pme_msg_dis; /* 0x8028 - PEX PME & message disable register */
  237. uint pm_command; /* 0x802c - PEX PM Command register */
  238. char res3[3016];
  239. uint block_rev1; /* 0x8bf8 - PEX Block Revision register 1 */
  240. uint block_rev2; /* 0x8bfc - PEX Block Revision register 2 */
  241. uint potar0; /* 0x8c00 - PEX Outbound Transaction Address Register 0 */
  242. uint potear0; /* 0x8c04 - PEX Outbound Translation Extended Address Register 0 */
  243. char res4[8];
  244. uint powar0; /* 0x8c10 - PEX Outbound Window Attributes Register 0 */
  245. char res5[12];
  246. uint potar1; /* 0x8c20 - PEX Outbound Transaction Address Register 1 */
  247. uint potear1; /* 0x8c24 - PEX Outbound Translation Extended Address Register 1 */
  248. uint powbar1; /* 0x8c28 - PEX Outbound Window Base Address Register 1 */
  249. char res6[4];
  250. uint powar1; /* 0x8c30 - PEX Outbound Window Attributes Register 1 */
  251. char res7[12];
  252. uint potar2; /* 0x8c40 - PEX Outbound Transaction Address Register 2 */
  253. uint potear2; /* 0x8c44 - PEX Outbound Translation Extended Address Register 2 */
  254. uint powbar2; /* 0x8c48 - PEX Outbound Window Base Address Register 2 */
  255. char res8[4];
  256. uint powar2; /* 0x8c50 - PEX Outbound Window Attributes Register 2 */
  257. char res9[12];
  258. uint potar3; /* 0x8c60 - PEX Outbound Transaction Address Register 3 */
  259. uint potear3; /* 0x8c64 - PEX Outbound Translation Extended Address Register 3 */
  260. uint powbar3; /* 0x8c68 - PEX Outbound Window Base Address Register 3 */
  261. char res10[4];
  262. uint powar3; /* 0x8c70 - PEX Outbound Window Attributes Register 3 */
  263. char res11[12];
  264. uint potar4; /* 0x8c80 - PEX Outbound Transaction Address Register 4 */
  265. uint potear4; /* 0x8c84 - PEX Outbound Translation Extended Address Register 4 */
  266. uint powbar4; /* 0x8c88 - PEX Outbound Window Base Address Register 4 */
  267. char res12[4];
  268. uint powar4; /* 0x8c90 - PEX Outbound Window Attributes Register 4 */
  269. char res13[12];
  270. char res14[256];
  271. uint pitar3; /* 0x8da0 - PEX Inbound Translation Address Register 3 */
  272. char res15[4];
  273. uint piwbar3; /* 0x8da8 - PEX Inbound Window Base Address Register 3 */
  274. uint piwbear3; /* 0x8dac - PEX Inbound Window Base Extended Address Register 3 */
  275. uint piwar3; /* 0x8db0 - PEX Inbound Window Attributes Register 3 */
  276. char res16[12];
  277. uint pitar2; /* 0x8dc0 - PEX Inbound Translation Address Register 2 */
  278. char res17[4];
  279. uint piwbar2; /* 0x8dc8 - PEX Inbound Window Base Address Register 2 */
  280. uint piwbear2; /* 0x8dcc - PEX Inbound Window Base Extended Address Register 2 */
  281. uint piwar2; /* 0x8dd0 - PEX Inbound Window Attributes Register 2 */
  282. char res18[12];
  283. uint pitar1; /* 0x8de0 - PEX Inbound Translation Address Register 1 */
  284. char res19[4];
  285. uint piwbar1; /* 0x8de8 - PEX Inbound Window Base Address Register 1 */
  286. uint piwbear1;
  287. uint piwar1; /* 0x8df0 - PEX Inbound Window Attributes Register 1 */
  288. char res20[12];
  289. uint pedr; /* 0x8e00 - PEX Error Detect Register */
  290. char res21[4];
  291. uint peer; /* 0x8e08 - PEX Error Interrupt Enable Register */
  292. char res22[4];
  293. uint pecdr; /* 0x8e10 - PEX Error Disable Register */
  294. char res23[12];
  295. uint peer_stat; /* 0x8e20 - PEX Error Capture Status Register */
  296. char res24[4];
  297. uint perr_cap0; /* 0x8e28 - PEX Error Capture Register 0 */
  298. uint perr_cap1; /* 0x8e2c - PEX Error Capture Register 1 */
  299. uint perr_cap2; /* 0x8e30 - PEX Error Capture Register 2 */
  300. uint perr_cap3; /* 0x8e34 - PEX Error Capture Register 3 */
  301. char res25[452];
  302. char res26[4];
  303. } ccsr_pex_t;
  304. /* Hyper Transport Register Block (0xA000-0xB000) */
  305. typedef struct ccsr_ht {
  306. uint hcfg_addr; /* 0xa000 - HT Configuration Address register */
  307. uint hcfg_data; /* 0xa004 - HT Configuration Data register */
  308. char res1[3064];
  309. uint howtar0; /* 0xac00 - HT Outbound Window 0 Translation register */
  310. char res2[12];
  311. uint howar0; /* 0xac10 - HT Outbound Window 0 Attributes register */
  312. char res3[12];
  313. uint howtar1; /* 0xac20 - HT Outbound Window 1 Translation register */
  314. char res4[4];
  315. uint howbar1; /* 0xac28 - HT Outbound Window 1 Base Address register */
  316. char res5[4];
  317. uint howar1; /* 0xac30 - HT Outbound Window 1 Attributes register */
  318. char res6[12];
  319. uint howtar2; /* 0xac40 - HT Outbound Window 2 Translation register */
  320. char res7[4];
  321. uint howbar2; /* 0xac48 - HT Outbound Window 2 Base Address register */
  322. char res8[4];
  323. uint howar2; /* 0xac50 - HT Outbound Window 2 Attributes register */
  324. char res9[12];
  325. uint howtar3; /* 0xac60 - HT Outbound Window 3 Translation register */
  326. char res10[4];
  327. uint howbar3; /* 0xac68 - HT Outbound Window 3 Base Address register */
  328. char res11[4];
  329. uint howar3; /* 0xac70 - HT Outbound Window 3 Attributes register */
  330. char res12[12];
  331. uint howtar4; /* 0xac80 - HT Outbound Window 4 Translation register */
  332. char res13[4];
  333. uint howbar4; /* 0xac88 - HT Outbound Window 4 Base Address register */
  334. char res14[4];
  335. uint howar4; /* 0xac90 - HT Outbound Window 4 Attributes register */
  336. char res15[236];
  337. uint hiwtar4; /* 0xad80 - HT Inbound Window 4 Translation register */
  338. char res16[4];
  339. uint hiwbar4; /* 0xad88 - HT Inbound Window 4 Base Address register */
  340. char res17[4];
  341. uint hiwar4; /* 0xad90 - HT Inbound Window 4 Attributes register */
  342. char res18[12];
  343. uint hiwtar3; /* 0xada0 - HT Inbound Window 3 Translation register */
  344. char res19[4];
  345. uint hiwbar3; /* 0xada8 - HT Inbound Window 3 Base Address register */
  346. char res20[4];
  347. uint hiwar3; /* 0xadb0 - HT Inbound Window 3 Attributes register */
  348. char res21[12];
  349. uint hiwtar2; /* 0xadc0 - HT Inbound Window 2 Translation register */
  350. char res22[4];
  351. uint hiwbar2; /* 0xadc8 - HT Inbound Window 2 Base Address register */
  352. char res23[4];
  353. uint hiwar2; /* 0xadd0 - HT Inbound Window 2 Attributes register */
  354. char res24[12];
  355. uint hiwtar1; /* 0xade0 - HT Inbound Window 1 Translation register */
  356. char res25[4];
  357. uint hiwbar1; /* 0xade8 - HT Inbound Window 1 Base Address register */
  358. char res26[4];
  359. uint hiwar1; /* 0xadf0 - HT Inbound Window 1 Attributes register */
  360. char res27[12];
  361. uint hedr; /* 0xae00 - HT Error Detect register */
  362. char res28[4];
  363. uint heier; /* 0xae08 - HT Error Interrupt Enable register */
  364. char res29[4];
  365. uint hecdr; /* 0xae10 - HT Error Capture Disbale register */
  366. char res30[12];
  367. uint hecsr; /* 0xae20 - HT Error Capture Status register */
  368. char res31[4];
  369. uint hec0; /* 0xae28 - HT Error Capture 0 register */
  370. uint hec1; /* 0xae2c - HT Error Capture 1 register */
  371. uint hec2; /* 0xae30 - HT Error Capture 2 register */
  372. char res32[460];
  373. } ccsr_ht_t;
  374. /* DMA Registers(0x2_1000-0x2_2000) */
  375. typedef struct ccsr_dma {
  376. char res1[256];
  377. struct fsl_dma dma[4];
  378. uint dgsr; /* 0x21300 - DMA General Status Register */
  379. char res2[3324];
  380. } ccsr_dma_t;
  381. /* tsec1-4: 24000-28000 */
  382. typedef struct ccsr_tsec {
  383. uint id; /* 0x24000 - Controller ID Register */
  384. char res1[12];
  385. uint ievent; /* 0x24010 - Interrupt Event Register */
  386. uint imask; /* 0x24014 - Interrupt Mask Register */
  387. uint edis; /* 0x24018 - Error Disabled Register */
  388. char res2[4];
  389. uint ecntrl; /* 0x24020 - Ethernet Control Register */
  390. char res2_1[4];
  391. uint ptv; /* 0x24028 - Pause Time Value Register */
  392. uint dmactrl; /* 0x2402c - DMA Control Register */
  393. uint tbipa; /* 0x24030 - TBI PHY Address Register */
  394. char res3[88];
  395. uint fifo_tx_thr; /* 0x2408c - FIFO transmit threshold register */
  396. char res4[8];
  397. uint fifo_tx_starve; /* 0x24098 - FIFO transmit starve register */
  398. uint fifo_tx_starve_shutoff;/* 0x2409c - FIFO transmit starve shutoff register */
  399. char res4_1[4];
  400. uint fifo_rx_pause; /* 0x240a4 - FIFO receive pause threshold register */
  401. uint fifo_rx_alarm; /* 0x240a8 - FIFO receive alarm threshold register */
  402. char res5[84];
  403. uint tctrl; /* 0x24100 - Transmit Control Register */
  404. uint tstat; /* 0x24104 - Transmit Status Register */
  405. uint dfvlan; /* 0x24108 - Default VLAN control word */
  406. char res6[4];
  407. uint txic; /* 0x24110 - Transmit interrupt coalescing Register */
  408. uint tqueue; /* 0x24114 - Transmit Queue Control Register */
  409. char res7[40];
  410. uint tr03wt; /* 0x24140 - TxBD Rings 0-3 round-robin weightings */
  411. uint tw47wt; /* 0x24144 - TxBD Rings 4-7 round-robin weightings */
  412. char res8[52];
  413. uint tbdbph; /* 0x2417c - Transmit Data Buffer Pointer High Register */
  414. char res9[4];
  415. uint tbptr0; /* 0x24184 - Transmit Buffer Descriptor Pointer for Ring 0 */
  416. char res10[4];
  417. uint tbptr1; /* 0x2418C - Transmit Buffer Descriptor Pointer for Ring 1 */
  418. char res11[4];
  419. uint tbptr2; /* 0x24194 - Transmit Buffer Descriptor Pointer for Ring 2 */
  420. char res12[4];
  421. uint tbptr3; /* 0x2419C - Transmit Buffer Descriptor Pointer for Ring 3 */
  422. char res13[4];
  423. uint tbptr4; /* 0x241A4 - Transmit Buffer Descriptor Pointer for Ring 4 */
  424. char res14[4];
  425. uint tbptr5; /* 0x241AC - Transmit Buffer Descriptor Pointer for Ring 5 */
  426. char res15[4];
  427. uint tbptr6; /* 0x241B4 - Transmit Buffer Descriptor Pointer for Ring 6 */
  428. char res16[4];
  429. uint tbptr7; /* 0x241BC - Transmit Buffer Descriptor Pointer for Ring 7 */
  430. char res17[64];
  431. uint tbaseh; /* 0x24200 - Transmit Descriptor Base Address High Register */
  432. uint tbase0; /* 0x24204 - Transmit Descriptor Base Address Register of Ring 0 */
  433. char res18[4];
  434. uint tbase1; /* 0x2420C - Transmit Descriptor base address of Ring 1 */
  435. char res19[4];
  436. uint tbase2; /* 0x24214 - Transmit Descriptor base address of Ring 2 */
  437. char res20[4];
  438. uint tbase3; /* 0x2421C - Transmit Descriptor base address of Ring 3 */
  439. char res21[4];
  440. uint tbase4; /* 0x24224 - Transmit Descriptor base address of Ring 4 */
  441. char res22[4];
  442. uint tbase5; /* 0x2422C - Transmit Descriptor base address of Ring 5 */
  443. char res23[4];
  444. uint tbase6; /* 0x24234 - Transmit Descriptor base address of Ring 6 */
  445. char res24[4];
  446. uint tbase7; /* 0x2423C - Transmit Descriptor base address of Ring 7 */
  447. char res25[192];
  448. uint rctrl; /* 0x24300 - Receive Control Register */
  449. uint rstat; /* 0x24304 - Receive Status Register */
  450. char res26[8];
  451. uint rxic; /* 0x24310 - Receive Interrupt Coalecing Register */
  452. uint rqueue; /* 0x24314 - Receive queue control register */
  453. char res27[24];
  454. uint rbifx; /* 0x24330 - Receive bit field extract control Register */
  455. uint rqfar; /* 0x24334 - Receive queue filing table address Register */
  456. uint rqfcr; /* 0x24338 - Receive queue filing table control Register */
  457. uint rqfpr; /* 0x2433c - Receive queue filing table property Register */
  458. uint mrblr; /* 0x24340 - Maximum Receive Buffer Length Register */
  459. char res28[56];
  460. uint rbdbph; /* 0x2437C - Receive Data Buffer Pointer High */
  461. char res29[4];
  462. uint rbptr0; /* 0x24384 - Receive Buffer Descriptor Pointer for Ring 0 */
  463. char res30[4];
  464. uint rbptr1; /* 0x2438C - Receive Buffer Descriptor Pointer for Ring 1 */
  465. char res31[4];
  466. uint rbptr2; /* 0x24394 - Receive Buffer Descriptor Pointer for Ring 2 */
  467. char res32[4];
  468. uint rbptr3; /* 0x2439C - Receive Buffer Descriptor Pointer for Ring 3 */
  469. char res33[4];
  470. uint rbptr4; /* 0x243A4 - Receive Buffer Descriptor Pointer for Ring 4 */
  471. char res34[4];
  472. uint rbptr5; /* 0x243AC - Receive Buffer Descriptor Pointer for Ring 5 */
  473. char res35[4];
  474. uint rbptr6; /* 0x243B4 - Receive Buffer Descriptor Pointer for Ring 6 */
  475. char res36[4];
  476. uint rbptr7; /* 0x243BC - Receive Buffer Descriptor Pointer for Ring 7 */
  477. char res37[64];
  478. uint rbaseh; /* 0x24400 - Receive Descriptor Base Address High 0 */
  479. uint rbase0; /* 0x24404 - Receive Descriptor Base Address of Ring 0 */
  480. char res38[4];
  481. uint rbase1; /* 0x2440C - Receive Descriptor Base Address of Ring 1 */
  482. char res39[4];
  483. uint rbase2; /* 0x24414 - Receive Descriptor Base Address of Ring 2 */
  484. char res40[4];
  485. uint rbase3; /* 0x2441C - Receive Descriptor Base Address of Ring 3 */
  486. char res41[4];
  487. uint rbase4; /* 0x24424 - Receive Descriptor Base Address of Ring 4 */
  488. char res42[4];
  489. uint rbase5; /* 0x2442C - Receive Descriptor Base Address of Ring 5 */
  490. char res43[4];
  491. uint rbase6; /* 0x24434 - Receive Descriptor Base Address of Ring 6 */
  492. char res44[4];
  493. uint rbase7; /* 0x2443C - Receive Descriptor Base Address of Ring 7 */
  494. char res45[192];
  495. uint maccfg1; /* 0x24500 - MAC Configuration 1 Register */
  496. uint maccfg2; /* 0x24504 - MAC Configuration 2 Register */
  497. uint ipgifg; /* 0x24508 - Inter Packet Gap/Inter Frame Gap Register */
  498. uint hafdup; /* 0x2450c - Half Duplex Register */
  499. uint maxfrm; /* 0x24510 - Maximum Frame Length Register */
  500. char res46[12];
  501. uint miimcfg; /* 0x24520 - MII Management Configuration Register */
  502. uint miimcom; /* 0x24524 - MII Management Command Register */
  503. uint miimadd; /* 0x24528 - MII Management Address Register */
  504. uint miimcon; /* 0x2452c - MII Management Control Register */
  505. uint miimstat; /* 0x24530 - MII Management Status Register */
  506. uint miimind; /* 0x24534 - MII Management Indicator Register */
  507. uint ifctrl; /* 0x24538 - Interface Contrl Register */
  508. uint ifstat; /* 0x2453c - Interface Status Register */
  509. uint macstnaddr1; /* 0x24540 - Station Address Part 1 Register */
  510. uint macstnaddr2; /* 0x24544 - Station Address Part 2 Register */
  511. uint mac01addr1; /* 0x24548 - MAC exact match address 1, part 1 */
  512. uint mac01addr2; /* 0x2454C - MAC exact match address 1, part 2 */
  513. uint mac02addr1; /* 0x24550 - MAC exact match address 2, part 1 */
  514. uint mac02addr2; /* 0x24554 - MAC exact match address 2, part 2 */
  515. uint mac03addr1; /* 0x24558 - MAC exact match address 3, part 1 */
  516. uint mac03addr2; /* 0x2455C - MAC exact match address 3, part 2 */
  517. uint mac04addr1; /* 0x24560 - MAC exact match address 4, part 1 */
  518. uint mac04addr2; /* 0x24564 - MAC exact match address 4, part 2 */
  519. uint mac05addr1; /* 0x24568 - MAC exact match address 5, part 1 */
  520. uint mac05addr2; /* 0x2456C - MAC exact match address 5, part 2 */
  521. uint mac06addr1; /* 0x24570 - MAC exact match address 6, part 1 */
  522. uint mac06addr2; /* 0x24574 - MAC exact match address 6, part 2 */
  523. uint mac07addr1; /* 0x24578 - MAC exact match address 7, part 1 */
  524. uint mac07addr2; /* 0x2457C - MAC exact match address 7, part 2 */
  525. uint mac08addr1; /* 0x24580 - MAC exact match address 8, part 1 */
  526. uint mac08addr2; /* 0x24584 - MAC exact match address 8, part 2 */
  527. uint mac09addr1; /* 0x24588 - MAC exact match address 9, part 1 */
  528. uint mac09addr2; /* 0x2458C - MAC exact match address 9, part 2 */
  529. uint mac10addr1; /* 0x24590 - MAC exact match address 10, part 1 */
  530. uint mac10addr2; /* 0x24594 - MAC exact match address 10, part 2 */
  531. uint mac11addr1; /* 0x24598 - MAC exact match address 11, part 1 */
  532. uint mac11addr2; /* 0x2459C - MAC exact match address 11, part 2 */
  533. uint mac12addr1; /* 0x245A0 - MAC exact match address 12, part 1 */
  534. uint mac12addr2; /* 0x245A4 - MAC exact match address 12, part 2 */
  535. uint mac13addr1; /* 0x245A8 - MAC exact match address 13, part 1 */
  536. uint mac13addr2; /* 0x245AC - MAC exact match address 13, part 2 */
  537. uint mac14addr1; /* 0x245B0 - MAC exact match address 14, part 1 */
  538. uint mac14addr2; /* 0x245B4 - MAC exact match address 14, part 2 */
  539. uint mac15addr1; /* 0x245B8 - MAC exact match address 15, part 1 */
  540. uint mac15addr2; /* 0x245BC - MAC exact match address 15, part 2 */
  541. char res48[192];
  542. uint tr64; /* 0x24680 - Transmit and Receive 64-byte Frame Counter */
  543. uint tr127; /* 0x24684 - Transmit and Receive 65-127 byte Frame Counter */
  544. uint tr255; /* 0x24688 - Transmit and Receive 128-255 byte Frame Counter */
  545. uint tr511; /* 0x2468c - Transmit and Receive 256-511 byte Frame Counter */
  546. uint tr1k; /* 0x24690 - Transmit and Receive 512-1023 byte Frame Counter */
  547. uint trmax; /* 0x24694 - Transmit and Receive 1024-1518 byte Frame Counter */
  548. uint trmgv; /* 0x24698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
  549. uint rbyt; /* 0x2469c - Receive Byte Counter */
  550. uint rpkt; /* 0x246a0 - Receive Packet Counter */
  551. uint rfcs; /* 0x246a4 - Receive FCS Error Counter */
  552. uint rmca; /* 0x246a8 - Receive Multicast Packet Counter */
  553. uint rbca; /* 0x246ac - Receive Broadcast Packet Counter */
  554. uint rxcf; /* 0x246b0 - Receive Control Frame Packet Counter */
  555. uint rxpf; /* 0x246b4 - Receive Pause Frame Packet Counter */
  556. uint rxuo; /* 0x246b8 - Receive Unknown OP Code Counter */
  557. uint raln; /* 0x246bc - Receive Alignment Error Counter */
  558. uint rflr; /* 0x246c0 - Receive Frame Length Error Counter */
  559. uint rcde; /* 0x246c4 - Receive Code Error Counter */
  560. uint rcse; /* 0x246c8 - Receive Carrier Sense Error Counter */
  561. uint rund; /* 0x246cc - Receive Undersize Packet Counter */
  562. uint rovr; /* 0x246d0 - Receive Oversize Packet Counter */
  563. uint rfrg; /* 0x246d4 - Receive Fragments Counter */
  564. uint rjbr; /* 0x246d8 - Receive Jabber Counter */
  565. uint rdrp; /* 0x246dc - Receive Drop Counter */
  566. uint tbyt; /* 0x246e0 - Transmit Byte Counter Counter */
  567. uint tpkt; /* 0x246e4 - Transmit Packet Counter */
  568. uint tmca; /* 0x246e8 - Transmit Multicast Packet Counter */
  569. uint tbca; /* 0x246ec - Transmit Broadcast Packet Counter */
  570. uint txpf; /* 0x246f0 - Transmit Pause Control Frame Counter */
  571. uint tdfr; /* 0x246f4 - Transmit Deferral Packet Counter */
  572. uint tedf; /* 0x246f8 - Transmit Excessive Deferral Packet Counter */
  573. uint tscl; /* 0x246fc - Transmit Single Collision Packet Counter */
  574. uint tmcl; /* 0x24700 - Transmit Multiple Collision Packet Counter */
  575. uint tlcl; /* 0x24704 - Transmit Late Collision Packet Counter */
  576. uint txcl; /* 0x24708 - Transmit Excessive Collision Packet Counter */
  577. uint tncl; /* 0x2470c - Transmit Total Collision Counter */
  578. char res49[4];
  579. uint tdrp; /* 0x24714 - Transmit Drop Frame Counter */
  580. uint tjbr; /* 0x24718 - Transmit Jabber Frame Counter */
  581. uint tfcs; /* 0x2471c - Transmit FCS Error Counter */
  582. uint txcf; /* 0x24720 - Transmit Control Frame Counter */
  583. uint tovr; /* 0x24724 - Transmit Oversize Frame Counter */
  584. uint tund; /* 0x24728 - Transmit Undersize Frame Counter */
  585. uint tfrg; /* 0x2472c - Transmit Fragments Frame Counter */
  586. uint car1; /* 0x24730 - Carry Register One */
  587. uint car2; /* 0x24734 - Carry Register Two */
  588. uint cam1; /* 0x24738 - Carry Mask Register One */
  589. uint cam2; /* 0x2473c - Carry Mask Register Two */
  590. uint rrej; /* 0x24740 - Receive filer rejected packet counter */
  591. char res50[188];
  592. uint iaddr0; /* 0x24800 - Indivdual address register 0 */
  593. uint iaddr1; /* 0x24804 - Indivdual address register 1 */
  594. uint iaddr2; /* 0x24808 - Indivdual address register 2 */
  595. uint iaddr3; /* 0x2480c - Indivdual address register 3 */
  596. uint iaddr4; /* 0x24810 - Indivdual address register 4 */
  597. uint iaddr5; /* 0x24814 - Indivdual address register 5 */
  598. uint iaddr6; /* 0x24818 - Indivdual address register 6 */
  599. uint iaddr7; /* 0x2481c - Indivdual address register 7 */
  600. char res51[96];
  601. uint gaddr0; /* 0x24880 - Global address register 0 */
  602. uint gaddr1; /* 0x24884 - Global address register 1 */
  603. uint gaddr2; /* 0x24888 - Global address register 2 */
  604. uint gaddr3; /* 0x2488c - Global address register 3 */
  605. uint gaddr4; /* 0x24890 - Global address register 4 */
  606. uint gaddr5; /* 0x24894 - Global address register 5 */
  607. uint gaddr6; /* 0x24898 - Global address register 6 */
  608. uint gaddr7; /* 0x2489c - Global address register 7 */
  609. char res52[352];
  610. uint fifocfg; /* 0x24A00 - FIFO interface configuration register */
  611. char res53[500];
  612. uint attr; /* 0x24BF8 - DMA Attribute register */
  613. uint attreli; /* 0x24BFC - DMA Attribute extract length and index register */
  614. char res54[1024];
  615. } ccsr_tsec_t;
  616. /* PIC Registers(0x4_0000-0x6_1000) */
  617. typedef struct ccsr_pic {
  618. char res1[64];
  619. uint ipidr0; /* 0x40040 - Interprocessor Interrupt Dispatch Register 0 */
  620. char res2[12];
  621. uint ipidr1; /* 0x40050 - Interprocessor Interrupt Dispatch Register 1 */
  622. char res3[12];
  623. uint ipidr2; /* 0x40060 - Interprocessor Interrupt Dispatch Register 2 */
  624. char res4[12];
  625. uint ipidr3; /* 0x40070 - Interprocessor Interrupt Dispatch Register 3 */
  626. char res5[12];
  627. uint ctpr; /* 0x40080 - Current Task Priority Register */
  628. char res6[12];
  629. uint whoami; /* 0x40090 - Who Am I Register */
  630. char res7[12];
  631. uint iack; /* 0x400a0 - Interrupt Acknowledge Register */
  632. char res8[12];
  633. uint eoi; /* 0x400b0 - End Of Interrupt Register */
  634. char res9[3916];
  635. uint frr; /* 0x41000 - Feature Reporting Register */
  636. char res10[28];
  637. uint gcr; /* 0x41020 - Global Configuration Register */
  638. #define MPC86xx_PICGCR_RST 0x80000000
  639. #define MPC86xx_PICGCR_MODE 0x20000000
  640. char res11[92];
  641. uint vir; /* 0x41080 - Vendor Identification Register */
  642. char res12[12];
  643. uint pir; /* 0x41090 - Processor Initialization Register */
  644. char res13[12];
  645. uint ipivpr0; /* 0x410a0 - IPI Vector/Priority Register 0 */
  646. char res14[12];
  647. uint ipivpr1; /* 0x410b0 - IPI Vector/Priority Register 1 */
  648. char res15[12];
  649. uint ipivpr2; /* 0x410c0 - IPI Vector/Priority Register 2 */
  650. char res16[12];
  651. uint ipivpr3; /* 0x410d0 - IPI Vector/Priority Register 3 */
  652. char res17[12];
  653. uint svr; /* 0x410e0 - Spurious Vector Register */
  654. char res18[12];
  655. uint tfrr; /* 0x410f0 - Timer Frequency Reporting Register */
  656. char res19[12];
  657. uint gtccr0; /* 0x41100 - Global Timer Current Count Register 0 */
  658. char res20[12];
  659. uint gtbcr0; /* 0x41110 - Global Timer Base Count Register 0 */
  660. char res21[12];
  661. uint gtvpr0; /* 0x41120 - Global Timer Vector/Priority Register 0 */
  662. char res22[12];
  663. uint gtdr0; /* 0x41130 - Global Timer Destination Register 0 */
  664. char res23[12];
  665. uint gtccr1; /* 0x41140 - Global Timer Current Count Register 1 */
  666. char res24[12];
  667. uint gtbcr1; /* 0x41150 - Global Timer Base Count Register 1 */
  668. char res25[12];
  669. uint gtvpr1; /* 0x41160 - Global Timer Vector/Priority Register 1 */
  670. char res26[12];
  671. uint gtdr1; /* 0x41170 - Global Timer Destination Register 1 */
  672. char res27[12];
  673. uint gtccr2; /* 0x41180 - Global Timer Current Count Register 2 */
  674. char res28[12];
  675. uint gtbcr2; /* 0x41190 - Global Timer Base Count Register 2 */
  676. char res29[12];
  677. uint gtvpr2; /* 0x411a0 - Global Timer Vector/Priority Register 2 */
  678. char res30[12];
  679. uint gtdr2; /* 0x411b0 - Global Timer Destination Register 2 */
  680. char res31[12];
  681. uint gtccr3; /* 0x411c0 - Global Timer Current Count Register 3 */
  682. char res32[12];
  683. uint gtbcr3; /* 0x411d0 - Global Timer Base Count Register 3 */
  684. char res33[12];
  685. uint gtvpr3; /* 0x411e0 - Global Timer Vector/Priority Register 3 */
  686. char res34[12];
  687. uint gtdr3; /* 0x411f0 - Global Timer Destination Register 3 */
  688. char res35[268];
  689. uint tcr; /* 0x41300 - Timer Control Register */
  690. char res36[12];
  691. uint irqsr0; /* 0x41310 - IRQ_OUT Summary Register 0 */
  692. char res37[12];
  693. uint irqsr1; /* 0x41320 - IRQ_OUT Summary Register 1 */
  694. char res38[12];
  695. uint cisr0; /* 0x41330 - Critical Interrupt Summary Register 0 */
  696. char res39[12];
  697. uint cisr1; /* 0x41340 - Critical Interrupt Summary Register 1 */
  698. char res40[12];
  699. uint pm0mr0; /* 0x41350 - Performance monitor 0 mask register 0 */
  700. char res41[12];
  701. uint pm0mr1; /* 0x41360 - Performance monitor 0 mask register 1 */
  702. char res42[12];
  703. uint pm1mr0; /* 0x41370 - Performance monitor 1 mask register 0 */
  704. char res43[12];
  705. uint pm1mr1; /* 0x41380 - Performance monitor 1 mask register 1 */
  706. char res44[12];
  707. uint pm2mr0; /* 0x41390 - Performance monitor 2 mask register 0 */
  708. char res45[12];
  709. uint pm2mr1; /* 0x413A0 - Performance monitor 2 mask register 1 */
  710. char res46[12];
  711. uint pm3mr0; /* 0x413B0 - Performance monitor 3 mask register 0 */
  712. char res47[12];
  713. uint pm3mr1; /* 0x413C0 - Performance monitor 3 mask register 1 */
  714. char res48[60];
  715. uint msgr0; /* 0x41400 - Message Register 0 */
  716. char res49[12];
  717. uint msgr1; /* 0x41410 - Message Register 1 */
  718. char res50[12];
  719. uint msgr2; /* 0x41420 - Message Register 2 */
  720. char res51[12];
  721. uint msgr3; /* 0x41430 - Message Register 3 */
  722. char res52[204];
  723. uint mer; /* 0x41500 - Message Enable Register */
  724. char res53[12];
  725. uint msr; /* 0x41510 - Message Status Register */
  726. char res54[60140];
  727. uint eivpr0; /* 0x50000 - External Interrupt Vector/Priority Register 0 */
  728. char res55[12];
  729. uint eidr0; /* 0x50010 - External Interrupt Destination Register 0 */
  730. char res56[12];
  731. uint eivpr1; /* 0x50020 - External Interrupt Vector/Priority Register 1 */
  732. char res57[12];
  733. uint eidr1; /* 0x50030 - External Interrupt Destination Register 1 */
  734. char res58[12];
  735. uint eivpr2; /* 0x50040 - External Interrupt Vector/Priority Register 2 */
  736. char res59[12];
  737. uint eidr2; /* 0x50050 - External Interrupt Destination Register 2 */
  738. char res60[12];
  739. uint eivpr3; /* 0x50060 - External Interrupt Vector/Priority Register 3 */
  740. char res61[12];
  741. uint eidr3; /* 0x50070 - External Interrupt Destination Register 3 */
  742. char res62[12];
  743. uint eivpr4; /* 0x50080 - External Interrupt Vector/Priority Register 4 */
  744. char res63[12];
  745. uint eidr4; /* 0x50090 - External Interrupt Destination Register 4 */
  746. char res64[12];
  747. uint eivpr5; /* 0x500a0 - External Interrupt Vector/Priority Register 5 */
  748. char res65[12];
  749. uint eidr5; /* 0x500b0 - External Interrupt Destination Register 5 */
  750. char res66[12];
  751. uint eivpr6; /* 0x500c0 - External Interrupt Vector/Priority Register 6 */
  752. char res67[12];
  753. uint eidr6; /* 0x500d0 - External Interrupt Destination Register 6 */
  754. char res68[12];
  755. uint eivpr7; /* 0x500e0 - External Interrupt Vector/Priority Register 7 */
  756. char res69[12];
  757. uint eidr7; /* 0x500f0 - External Interrupt Destination Register 7 */
  758. char res70[12];
  759. uint eivpr8; /* 0x50100 - External Interrupt Vector/Priority Register 8 */
  760. char res71[12];
  761. uint eidr8; /* 0x50110 - External Interrupt Destination Register 8 */
  762. char res72[12];
  763. uint eivpr9; /* 0x50120 - External Interrupt Vector/Priority Register 9 */
  764. char res73[12];
  765. uint eidr9; /* 0x50130 - External Interrupt Destination Register 9 */
  766. char res74[12];
  767. uint eivpr10; /* 0x50140 - External Interrupt Vector/Priority Register 10 */
  768. char res75[12];
  769. uint eidr10; /* 0x50150 - External Interrupt Destination Register 10 */
  770. char res76[12];
  771. uint eivpr11; /* 0x50160 - External Interrupt Vector/Priority Register 11 */
  772. char res77[12];
  773. uint eidr11; /* 0x50170 - External Interrupt Destination Register 11 */
  774. char res78[140];
  775. uint iivpr0; /* 0x50200 - Internal Interrupt Vector/Priority Register 0 */
  776. char res79[12];
  777. uint iidr0; /* 0x50210 - Internal Interrupt Destination Register 0 */
  778. char res80[12];
  779. uint iivpr1; /* 0x50220 - Internal Interrupt Vector/Priority Register 1 */
  780. char res81[12];
  781. uint iidr1; /* 0x50230 - Internal Interrupt Destination Register 1 */
  782. char res82[12];
  783. uint iivpr2; /* 0x50240 - Internal Interrupt Vector/Priority Register 2 */
  784. char res83[12];
  785. uint iidr2; /* 0x50250 - Internal Interrupt Destination Register 2 */
  786. char res84[12];
  787. uint iivpr3; /* 0x50260 - Internal Interrupt Vector/Priority Register 3 */
  788. char res85[12];
  789. uint iidr3; /* 0x50270 - Internal Interrupt Destination Register 3 */
  790. char res86[12];
  791. uint iivpr4; /* 0x50280 - Internal Interrupt Vector/Priority Register 4 */
  792. char res87[12];
  793. uint iidr4; /* 0x50290 - Internal Interrupt Destination Register 4 */
  794. char res88[12];
  795. uint iivpr5; /* 0x502a0 - Internal Interrupt Vector/Priority Register 5 */
  796. char res89[12];
  797. uint iidr5; /* 0x502b0 - Internal Interrupt Destination Register 5 */
  798. char res90[12];
  799. uint iivpr6; /* 0x502c0 - Internal Interrupt Vector/Priority Register 6 */
  800. char res91[12];
  801. uint iidr6; /* 0x502d0 - Internal Interrupt Destination Register 6 */
  802. char res92[12];
  803. uint iivpr7; /* 0x502e0 - Internal Interrupt Vector/Priority Register 7 */
  804. char res93[12];
  805. uint iidr7; /* 0x502f0 - Internal Interrupt Destination Register 7 */
  806. char res94[12];
  807. uint iivpr8; /* 0x50300 - Internal Interrupt Vector/Priority Register 8 */
  808. char res95[12];
  809. uint iidr8; /* 0x50310 - Internal Interrupt Destination Register 8 */
  810. char res96[12];
  811. uint iivpr9; /* 0x50320 - Internal Interrupt Vector/Priority Register 9 */
  812. char res97[12];
  813. uint iidr9; /* 0x50330 - Internal Interrupt Destination Register 9 */
  814. char res98[12];
  815. uint iivpr10; /* 0x50340 - Internal Interrupt Vector/Priority Register 10 */
  816. char res99[12];
  817. uint iidr10; /* 0x50350 - Internal Interrupt Destination Register 10 */
  818. char res100[12];
  819. uint iivpr11; /* 0x50360 - Internal Interrupt Vector/Priority Register 11 */
  820. char res101[12];
  821. uint iidr11; /* 0x50370 - Internal Interrupt Destination Register 11 */
  822. char res102[12];
  823. uint iivpr12; /* 0x50380 - Internal Interrupt Vector/Priority Register 12 */
  824. char res103[12];
  825. uint iidr12; /* 0x50390 - Internal Interrupt Destination Register 12 */
  826. char res104[12];
  827. uint iivpr13; /* 0x503a0 - Internal Interrupt Vector/Priority Register 13 */
  828. char res105[12];
  829. uint iidr13; /* 0x503b0 - Internal Interrupt Destination Register 13 */
  830. char res106[12];
  831. uint iivpr14; /* 0x503c0 - Internal Interrupt Vector/Priority Register 14 */
  832. char res107[12];
  833. uint iidr14; /* 0x503d0 - Internal Interrupt Destination Register 14 */
  834. char res108[12];
  835. uint iivpr15; /* 0x503e0 - Internal Interrupt Vector/Priority Register 15 */
  836. char res109[12];
  837. uint iidr15; /* 0x503f0 - Internal Interrupt Destination Register 15 */
  838. char res110[12];
  839. uint iivpr16; /* 0x50400 - Internal Interrupt Vector/Priority Register 16 */
  840. char res111[12];
  841. uint iidr16; /* 0x50410 - Internal Interrupt Destination Register 16 */
  842. char res112[12];
  843. uint iivpr17; /* 0x50420 - Internal Interrupt Vector/Priority Register 17 */
  844. char res113[12];
  845. uint iidr17; /* 0x50430 - Internal Interrupt Destination Register 17 */
  846. char res114[12];
  847. uint iivpr18; /* 0x50440 - Internal Interrupt Vector/Priority Register 18 */
  848. char res115[12];
  849. uint iidr18; /* 0x50450 - Internal Interrupt Destination Register 18 */
  850. char res116[12];
  851. uint iivpr19; /* 0x50460 - Internal Interrupt Vector/Priority Register 19 */
  852. char res117[12];
  853. uint iidr19; /* 0x50470 - Internal Interrupt Destination Register 19 */
  854. char res118[12];
  855. uint iivpr20; /* 0x50480 - Internal Interrupt Vector/Priority Register 20 */
  856. char res119[12];
  857. uint iidr20; /* 0x50490 - Internal Interrupt Destination Register 20 */
  858. char res120[12];
  859. uint iivpr21; /* 0x504a0 - Internal Interrupt Vector/Priority Register 21 */
  860. char res121[12];
  861. uint iidr21; /* 0x504b0 - Internal Interrupt Destination Register 21 */
  862. char res122[12];
  863. uint iivpr22; /* 0x504c0 - Internal Interrupt Vector/Priority Register 22 */
  864. char res123[12];
  865. uint iidr22; /* 0x504d0 - Internal Interrupt Destination Register 22 */
  866. char res124[12];
  867. uint iivpr23; /* 0x504e0 - Internal Interrupt Vector/Priority Register 23 */
  868. char res125[12];
  869. uint iidr23; /* 0x504f0 - Internal Interrupt Destination Register 23 */
  870. char res126[12];
  871. uint iivpr24; /* 0x50500 - Internal Interrupt Vector/Priority Register 24 */
  872. char res127[12];
  873. uint iidr24; /* 0x50510 - Internal Interrupt Destination Register 24 */
  874. char res128[12];
  875. uint iivpr25; /* 0x50520 - Internal Interrupt Vector/Priority Register 25 */
  876. char res129[12];
  877. uint iidr25; /* 0x50530 - Internal Interrupt Destination Register 25 */
  878. char res130[12];
  879. uint iivpr26; /* 0x50540 - Internal Interrupt Vector/Priority Register 26 */
  880. char res131[12];
  881. uint iidr26; /* 0x50550 - Internal Interrupt Destination Register 26 */
  882. char res132[12];
  883. uint iivpr27; /* 0x50560 - Internal Interrupt Vector/Priority Register 27 */
  884. char res133[12];
  885. uint iidr27; /* 0x50570 - Internal Interrupt Destination Register 27 */
  886. char res134[12];
  887. uint iivpr28; /* 0x50580 - Internal Interrupt Vector/Priority Register 28 */
  888. char res135[12];
  889. uint iidr28; /* 0x50590 - Internal Interrupt Destination Register 28 */
  890. char res136[12];
  891. uint iivpr29; /* 0x505a0 - Internal Interrupt Vector/Priority Register 29 */
  892. char res137[12];
  893. uint iidr29; /* 0x505b0 - Internal Interrupt Destination Register 29 */
  894. char res138[12];
  895. uint iivpr30; /* 0x505c0 - Internal Interrupt Vector/Priority Register 30 */
  896. char res139[12];
  897. uint iidr30; /* 0x505d0 - Internal Interrupt Destination Register 30 */
  898. char res140[12];
  899. uint iivpr31; /* 0x505e0 - Internal Interrupt Vector/Priority Register 31 */
  900. char res141[12];
  901. uint iidr31; /* 0x505f0 - Internal Interrupt Destination Register 31 */
  902. char res142[4108];
  903. uint mivpr0; /* 0x51600 - Messaging Interrupt Vector/Priority Register 0 */
  904. char res143[12];
  905. uint midr0; /* 0x51610 - Messaging Interrupt Destination Register 0 */
  906. char res144[12];
  907. uint mivpr1; /* 0x51620 - Messaging Interrupt Vector/Priority Register 1 */
  908. char res145[12];
  909. uint midr1; /* 0x51630 - Messaging Interrupt Destination Register 1 */
  910. char res146[12];
  911. uint mivpr2; /* 0x51640 - Messaging Interrupt Vector/Priority Register 2 */
  912. char res147[12];
  913. uint midr2; /* 0x51650 - Messaging Interrupt Destination Register 2 */
  914. char res148[12];
  915. uint mivpr3; /* 0x51660 - Messaging Interrupt Vector/Priority Register 3 */
  916. char res149[12];
  917. uint midr3; /* 0x51670 - Messaging Interrupt Destination Register 3 */
  918. char res150[59852];
  919. uint ipi0dr0; /* 0x60040 - Processor 0 Interprocessor Interrupt Dispatch Register 0 */
  920. char res151[12];
  921. uint ipi0dr1; /* 0x60050 - Processor 0 Interprocessor Interrupt Dispatch Register 1 */
  922. char res152[12];
  923. uint ipi0dr2; /* 0x60060 - Processor 0 Interprocessor Interrupt Dispatch Register 2 */
  924. char res153[12];
  925. uint ipi0dr3; /* 0x60070 - Processor 0 Interprocessor Interrupt Dispatch Register 3 */
  926. char res154[12];
  927. uint ctpr0; /* 0x60080 - Current Task Priority Register for Processor 0 */
  928. char res155[12];
  929. uint whoami0; /* 0x60090 - Who Am I Register for Processor 0 */
  930. char res156[12];
  931. uint iack0; /* 0x600a0 - Interrupt Acknowledge Register for Processor 0 */
  932. char res157[12];
  933. uint eoi0; /* 0x600b0 - End Of Interrupt Register for Processor 0 */
  934. char res158[3916];
  935. } ccsr_pic_t;
  936. /* RapidIO Registers(0xc_0000-0xe_0000) */
  937. typedef struct ccsr_rio {
  938. uint didcar; /* 0xc0000 - Device Identity Capability Register */
  939. uint dicar; /* 0xc0004 - Device Information Capability Register */
  940. uint aidcar; /* 0xc0008 - Assembly Identity Capability Register */
  941. uint aicar; /* 0xc000c - Assembly Information Capability Register */
  942. uint pefcar; /* 0xc0010 - Processing Element Features Capability Register */
  943. uint spicar; /* 0xc0014 - Switch Port Information Capability Register */
  944. uint socar; /* 0xc0018 - Source Operations Capability Register */
  945. uint docar; /* 0xc001c - Destination Operations Capability Register */
  946. char res1[32];
  947. uint msr; /* 0xc0040 - Mailbox Command And Status Register */
  948. uint pwdcsr; /* 0xc0044 - Port-Write and Doorbell Command And Status Register */
  949. char res2[4];
  950. uint pellccsr; /* 0xc004c - Processing Element Logic Layer Control Command and Status Register */
  951. char res3[12];
  952. uint lcsbacsr; /* 0xc005c - Local Configuration Space Base Address Command and Status Register */
  953. uint bdidcsr; /* 0xc0060 - Base Device ID Command and Status Register */
  954. char res4[4];
  955. uint hbdidlcsr; /* 0xc0068 - Host Base Device ID Lock Command and Status Register */
  956. uint ctcsr; /* 0xc006c - Component Tag Command and Status Register */
  957. char res5[144];
  958. uint pmbh0csr; /* 0xc0100 - 8/16 LP-LVDS Port Maintenance Block Header 0 Command and Status Register */
  959. char res6[28];
  960. uint pltoccsr; /* 0xc0120 - Port Link Time-out Control Command and Status Register */
  961. uint prtoccsr; /* 0xc0124 - Port Response Time-out Control Command and Status Register */
  962. char res7[20];
  963. uint pgccsr; /* 0xc013c - Port General Command and Status Register */
  964. uint plmreqcsr; /* 0xc0140 - Port Link Maintenance Request Command and Status Register */
  965. uint plmrespcsr; /* 0xc0144 - Port Link Maintenance Response Command and Status Register */
  966. uint plascsr; /* 0xc0148 - Port Local Ackid Status Command and Status Register */
  967. char res8[12];
  968. uint pescsr; /* 0xc0158 - Port Error and Status Command and Status Register */
  969. uint pccsr; /* 0xc015c - Port Control Command and Status Register */
  970. char res9[1184];
  971. uint erbh; /* 0xc0600 - Error Reporting Block Header Register */
  972. char res10[4];
  973. uint ltledcsr; /* 0xc0608 - Logical/Transport layer error detect status register */
  974. uint ltleecsr; /* 0xc060c - Logical/Transport layer error enable register */
  975. char res11[4];
  976. uint ltlaccsr; /* 0xc0614 - Logical/Transport layer addresss capture register */
  977. uint ltldidccsr; /* 0xc0618 - Logical/Transport layer device ID capture register */
  978. uint ltlcccsr; /* 0xc061c - Logical/Transport layer control capture register */
  979. char res12[32];
  980. uint edcsr; /* 0xc0640 - Port 0 error detect status register */
  981. uint erecsr; /* 0xc0644 - Port 0 error rate enable status register */
  982. uint ecacsr; /* 0xc0648 - Port 0 error capture attributes register */
  983. uint pcseccsr0; /* 0xc064c - Port 0 packet/control symbol error capture register 0 */
  984. uint peccsr1; /* 0xc0650 - Port 0 error capture command and status register 1 */
  985. uint peccsr2; /* 0xc0654 - Port 0 error capture command and status register 2 */
  986. uint peccsr3; /* 0xc0658 - Port 0 error capture command and status register 3 */
  987. char res13[12];
  988. uint ercsr; /* 0xc0668 - Port 0 error rate command and status register */
  989. uint ertcsr; /* 0xc066C - Port 0 error rate threshold status register*/
  990. char res14[63892];
  991. uint llcr; /* 0xd0004 - Logical Layer Configuration Register */
  992. char res15[12];
  993. uint epwisr; /* 0xd0010 - Error / Port-Write Interrupt Status Register */
  994. char res16[12];
  995. uint lretcr; /* 0xd0020 - Logical Retry Error Threshold Configuration Register */
  996. char res17[92];
  997. uint pretcr; /* 0xd0080 - Physical Retry Erorr Threshold Configuration Register */
  998. char res18[124];
  999. uint adidcsr; /* 0xd0100 - Port 0 Alt. Device ID Command and Status Register */
  1000. char res19[28];
  1001. uint ptaacr; /* 0xd0120 - Port 0 Pass-Through/Accept-All Configuration Register */
  1002. char res20[12];
  1003. uint iecsr; /* 0xd0130 - Port 0 Implementation Error Status Register */
  1004. char res21[12];
  1005. uint pcr; /* 0xd0140 - Port 0 Phsyical Configuration RegisterRegister */
  1006. char res22[20];
  1007. uint slcsr; /* 0xd0158 - Port 0 Serial Link Command and Status Register */
  1008. char res23[4];
  1009. uint sleir; /* 0xd0160 - Port 0 Serial Link Error Injection Register */
  1010. char res24[2716];
  1011. uint rowtar0; /* 0xd0c00 - RapidIO Outbound Window Translation Address Register 0 */
  1012. uint rowtear0; /* 0xd0c04 - RapidIO Outbound Window Translation Ext. Address Register 0 */
  1013. char res25[8];
  1014. uint rowar0; /* 0xd0c10 - RapidIO Outbound Attributes Register 0 */
  1015. char res26[12];
  1016. uint rowtar1; /* 0xd0c20 - RapidIO Outbound Window Translation Address Register 1 */
  1017. uint rowtear1; /* 0xd0c24 - RapidIO Outbound Window Translation Ext. Address Register 1 */
  1018. uint rowbar1; /* 0xd0c28 - RapidIO Outbound Window Base Address Register 1 */
  1019. char res27[4];
  1020. uint rowar1; /* 0xd0c30 - RapidIO Outbound Attributes Register 1 */
  1021. uint rows1r1; /* 0xd0c34 - RapidIO Outbound Window Segment 1 Register 1 */
  1022. uint rows2r1; /* 0xd0c38 - RapidIO Outbound Window Segment 2 Register 1 */
  1023. uint rows3r1; /* 0xd0c3c - RapidIO Outbound Window Segment 3 Register 1 */
  1024. uint rowtar2; /* 0xd0c40 - RapidIO Outbound Window Translation Address Register 2 */
  1025. uint rowtear2; /* 0xd0c44 - RapidIO Outbound Window Translation Ext. Address Register 2 */
  1026. uint rowbar2; /* 0xd0c48 - RapidIO Outbound Window Base Address Register 2 */
  1027. char res28[4];
  1028. uint rowar2; /* 0xd0c50 - RapidIO Outbound Attributes Register 2 */
  1029. uint rows1r2; /* 0xd0c54 - RapidIO Outbound Window Segment 1 Register 2 */
  1030. uint rows2r2; /* 0xd0c58 - RapidIO Outbound Window Segment 2 Register 2 */
  1031. uint rows3r2; /* 0xd0c5c - RapidIO Outbound Window Segment 3 Register 2 */
  1032. uint rowtar3; /* 0xd0c60 - RapidIO Outbound Window Translation Address Register 3 */
  1033. uint rowtear3; /* 0xd0c64 - RapidIO Outbound Window Translation Ext. Address Register 3 */
  1034. uint rowbar3; /* 0xd0c68 - RapidIO Outbound Window Base Address Register 3 */
  1035. char res29[4];
  1036. uint rowar3; /* 0xd0c70 - RapidIO Outbound Attributes Register 3 */
  1037. uint rows1r3; /* 0xd0c74 - RapidIO Outbound Window Segment 1 Register 3 */
  1038. uint rows2r3; /* 0xd0c78 - RapidIO Outbound Window Segment 2 Register 3 */
  1039. uint rows3r3; /* 0xd0c7c - RapidIO Outbound Window Segment 3 Register 3 */
  1040. uint rowtar4; /* 0xd0c80 - RapidIO Outbound Window Translation Address Register 4 */
  1041. uint rowtear4; /* 0xd0c84 - RapidIO Outbound Window Translation Ext. Address Register 4 */
  1042. uint rowbar4; /* 0xd0c88 - RapidIO Outbound Window Base Address Register 4 */
  1043. char res30[4];
  1044. uint rowar4; /* 0xd0c90 - RapidIO Outbound Attributes Register 4 */
  1045. uint rows1r4; /* 0xd0c94 - RapidIO Outbound Window Segment 1 Register 4 */
  1046. uint rows2r4; /* 0xd0c98 - RapidIO Outbound Window Segment 2 Register 4 */
  1047. uint rows3r4; /* 0xd0c9c - RapidIO Outbound Window Segment 3 Register 4 */
  1048. uint rowtar5; /* 0xd0ca0 - RapidIO Outbound Window Translation Address Register 5 */
  1049. uint rowtear5; /* 0xd0ca4 - RapidIO Outbound Window Translation Ext. Address Register 5 */
  1050. uint rowbar5; /* 0xd0ca8 - RapidIO Outbound Window Base Address Register 5 */
  1051. char res31[4];
  1052. uint rowar5; /* 0xd0cb0 - RapidIO Outbound Attributes Register 5 */
  1053. uint rows1r5; /* 0xd0cb4 - RapidIO Outbound Window Segment 1 Register 5 */
  1054. uint rows2r5; /* 0xd0cb8 - RapidIO Outbound Window Segment 2 Register 5 */
  1055. uint rows3r5; /* 0xd0cbc - RapidIO Outbound Window Segment 3 Register 5 */
  1056. uint rowtar6; /* 0xd0cc0 - RapidIO Outbound Window Translation Address Register 6 */
  1057. uint rowtear6; /* 0xd0cc4 - RapidIO Outbound Window Translation Ext. Address Register 6 */
  1058. uint rowbar6; /* 0xd0cc8 - RapidIO Outbound Window Base Address Register 6 */
  1059. char res32[4];
  1060. uint rowar6; /* 0xd0cd0 - RapidIO Outbound Attributes Register 6 */
  1061. uint rows1r6; /* 0xd0cd4 - RapidIO Outbound Window Segment 1 Register 6 */
  1062. uint rows2r6; /* 0xd0cd8 - RapidIO Outbound Window Segment 2 Register 6 */
  1063. uint rows3r6; /* 0xd0cdc - RapidIO Outbound Window Segment 3 Register 6 */
  1064. uint rowtar7; /* 0xd0ce0 - RapidIO Outbound Window Translation Address Register 7 */
  1065. uint rowtear7; /* 0xd0ce4 - RapidIO Outbound Window Translation Ext. Address Register 7 */
  1066. uint rowbar7; /* 0xd0ce8 - RapidIO Outbound Window Base Address Register 7 */
  1067. char res33[4];
  1068. uint rowar7; /* 0xd0cf0 - RapidIO Outbound Attributes Register 7 */
  1069. uint rows1r7; /* 0xd0cf4 - RapidIO Outbound Window Segment 1 Register 7 */
  1070. uint rows2r7; /* 0xd0cf8 - RapidIO Outbound Window Segment 2 Register 7 */
  1071. uint rows3r7; /* 0xd0cfc - RapidIO Outbound Window Segment 3 Register 7 */
  1072. uint rowtar8; /* 0xd0d00 - RapidIO Outbound Window Translation Address Register 8 */
  1073. uint rowtear8; /* 0xd0d04 - RapidIO Outbound Window Translation Ext. Address Register 8 */
  1074. uint rowbar8; /* 0xd0d08 - RapidIO Outbound Window Base Address Register 8 */
  1075. char res34[4];
  1076. uint rowar8; /* 0xd0d10 - RapidIO Outbound Attributes Register 8 */
  1077. uint rows1r8; /* 0xd0d14 - RapidIO Outbound Window Segment 1 Register 8 */
  1078. uint rows2r8; /* 0xd0d18 - RapidIO Outbound Window Segment 2 Register 8 */
  1079. uint rows3r8; /* 0xd0d1c - RapidIO Outbound Window Segment 3 Register 8 */
  1080. char res35[64];
  1081. uint riwtar4; /* 0xd0d60 - RapidIO Inbound Window Translation Address Register 4 */
  1082. uint riwbar4; /* 0xd0d68 - RapidIO Inbound Window Base Address Register 4 */
  1083. char res36[4];
  1084. uint riwar4; /* 0xd0d70 - RapidIO Inbound Attributes Register 4 */
  1085. char res37[12];
  1086. uint riwtar3; /* 0xd0d80 - RapidIO Inbound Window Translation Address Register 3 */
  1087. char res38[4];
  1088. uint riwbar3; /* 0xd0d88 - RapidIO Inbound Window Base Address Register 3 */
  1089. char res39[4];
  1090. uint riwar3; /* 0xd0d90 - RapidIO Inbound Attributes Register 3 */
  1091. char res40[12];
  1092. uint riwtar2; /* 0xd0da0 - RapidIO Inbound Window Translation Address Register 2 */
  1093. char res41[4];
  1094. uint riwbar2; /* 0xd0da8 - RapidIO Inbound Window Base Address Register 2 */
  1095. char res42[4];
  1096. uint riwar2; /* 0xd0db0 - RapidIO Inbound Attributes Register 2 */
  1097. char res43[12];
  1098. uint riwtar1; /* 0xd0dc0 - RapidIO Inbound Window Translation Address Register 1 */
  1099. char res44[4];
  1100. uint riwbar1; /* 0xd0dc8 - RapidIO Inbound Window Base Address Register 1 */
  1101. char res45[4];
  1102. uint riwar1; /* 0xd0dd0 - RapidIO Inbound Attributes Register 1 */
  1103. char res46[12];
  1104. uint riwtar0; /* 0xd0de0 - RapidIO Inbound Window Translation Address Register 0 */
  1105. char res47[12];
  1106. uint riwar0; /* 0xd0df0 - RapidIO Inbound Attributes Register 0 */
  1107. char res48[12];
  1108. uint pnfedr; /* 0xd0e00 - Port Notification/Fatal Error Detect Register */
  1109. uint pnfedir; /* 0xd0e04 - Port Notification/Fatal Error Detect Register */
  1110. uint pnfeier; /* 0xd0e08 - Port Notification/Fatal Error Interrupt Enable Register */
  1111. uint pecr; /* 0xd0e0c - Port Error Control Register */
  1112. uint pepcsr0; /* 0xd0e10 - Port Error Packet/Control Symbol Register 0 */
  1113. uint pepr1; /* 0xd0e14 - Port Error Packet Register 1 */
  1114. uint pepr2; /* 0xd0e18 - Port Error Packet Register 2 */
  1115. char res49[4];
  1116. uint predr; /* 0xd0e20 - Port Recoverable Error Detect Register */
  1117. char res50[4];
  1118. uint pertr; /* 0xd0e28 - Port Error Recovery Threshold Register */
  1119. uint prtr; /* 0xd0e2c - Port Retry Threshold Register */
  1120. char res51[8656];
  1121. uint omr; /* 0xd3000 - Outbound Mode Register */
  1122. uint osr; /* 0xd3004 - Outbound Status Register */
  1123. uint eodqtpar; /* 0xd3008 - Extended Outbound Descriptor Queue Tail Pointer Address Register */
  1124. uint odqtpar; /* 0xd300c - Outbound Descriptor Queue Tail Pointer Address Register */
  1125. uint eosar; /* 0xd3010 - Extended Outbound Unit Source Address Register */
  1126. uint osar; /* 0xd3014 - Outbound Unit Source Address Register */
  1127. uint odpr; /* 0xd3018 - Outbound Destination Port Register */
  1128. uint odatr; /* 0xd301c - Outbound Destination Attributes Register */
  1129. uint odcr; /* 0xd3020 - Outbound Doubleword Count Register */
  1130. uint eodqhpar; /* 0xd3024 - Extended Outbound Descriptor Queue Head Pointer Address Register */
  1131. uint odqhpar; /* 0xd3028 - Outbound Descriptor Queue Head Pointer Address Register */
  1132. uint oretr; /* 0xd302C - Outbound Retry Error Threshold Register */
  1133. uint omgr; /* 0xd3030 - Outbound Multicast Group Register */
  1134. uint omlr; /* 0xd3034 - Outbound Multicast List Register */
  1135. char res52[40];
  1136. uint imr; /* 0xd3060 - Outbound Mode Register */
  1137. uint isr; /* 0xd3064 - Inbound Status Register */
  1138. uint eidqtpar; /* 0xd3068 - Extended Inbound Descriptor Queue Tail Pointer Address Register */
  1139. uint idqtpar; /* 0xd306c - Inbound Descriptor Queue Tail Pointer Address Register */
  1140. uint eifqhpar; /* 0xd3070 - Extended Inbound Frame Queue Head Pointer Address Register */
  1141. uint ifqhpar; /* 0xd3074 - Inbound Frame Queue Head Pointer Address Register */
  1142. uint imirir; /* 0xd3078 - Inbound Maximum Interrutp Report Interval Register */
  1143. char res53[900];
  1144. uint oddmr; /* 0xd3400 - Outbound Doorbell Mode Register */
  1145. uint oddsr; /* 0xd3404 - Outbound Doorbell Status Register */
  1146. char res54[16];
  1147. uint oddpr; /* 0xd3418 - Outbound Doorbell Destination Port Register */
  1148. uint oddatr; /* 0xd341C - Outbound Doorbell Destination Attributes Register */
  1149. char res55[12];
  1150. uint oddretr; /* 0xd342C - Outbound Doorbell Retry Threshold Configuration Register */
  1151. char res56[48];
  1152. uint idmr; /* 0xd3460 - Inbound Doorbell Mode Register */
  1153. uint idsr; /* 0xd3464 - Inbound Doorbell Status Register */
  1154. uint iedqtpar; /* 0xd3468 - Extended Inbound Doorbell Queue Tail Pointer Address Register */
  1155. uint iqtpar; /* 0xd346c - Inbound Doorbell Queue Tail Pointer Address Register */
  1156. uint iedqhpar; /* 0xd3470 - Extended Inbound Doorbell Queue Head Pointer Address Register */
  1157. uint idqhpar; /* 0xd3474 - Inbound Doorbell Queue Head Pointer Address Register */
  1158. uint idmirir; /* 0xd3478 - Inbound Doorbell Max Interrupt Report Interval Register */
  1159. char res57[100];
  1160. uint pwmr; /* 0xd34e0 - Port-Write Mode Register */
  1161. uint pwsr; /* 0xd34e4 - Port-Write Status Register */
  1162. uint epwqbar; /* 0xd34e8 - Extended Port-Write Queue Base Address Register */
  1163. uint pwqbar; /* 0xd34ec - Port-Write Queue Base Address Register */
  1164. char res58[51984];
  1165. } ccsr_rio_t;
  1166. /* Global Utilities Register Block(0xe_0000-0xf_ffff) */
  1167. typedef struct ccsr_gur {
  1168. uint porpllsr; /* 0xe0000 - POR PLL ratio status register */
  1169. uint porbmsr; /* 0xe0004 - POR boot mode status register */
  1170. #define MPC8610_PORBMSR_HA 0x00070000
  1171. #define MPC8610_PORBMSR_HA_SHIFT 16
  1172. #define MPC8641_PORBMSR_HA 0x00060000
  1173. #define MPC8641_PORBMSR_HA_SHIFT 17
  1174. uint porimpscr; /* 0xe0008 - POR I/O impedance status and control register */
  1175. uint pordevsr; /* 0xe000c - POR I/O device status regsiter */
  1176. #define MPC8610_PORDEVSR_IO_SEL 0x00380000
  1177. #define MPC8610_PORDEVSR_IO_SEL_SHIFT 19
  1178. #define MPC8641_PORDEVSR_IO_SEL 0x000F0000
  1179. #define MPC8641_PORDEVSR_IO_SEL_SHIFT 16
  1180. #define MPC86xx_PORDEVSR_CORE1TE 0x00000080 /* ASMP (Core1 addr trans) */
  1181. uint pordbgmsr; /* 0xe0010 - POR debug mode status register */
  1182. char res1[12];
  1183. uint gpporcr; /* 0xe0020 - General-purpose POR configuration register */
  1184. char res2[12];
  1185. uint gpiocr; /* 0xe0030 - GPIO control register */
  1186. char res3[12];
  1187. uint gpoutdr; /* 0xe0040 - General-purpose output data register */
  1188. char res4[12];
  1189. uint gpindr; /* 0xe0050 - General-purpose input data register */
  1190. char res5[12];
  1191. uint pmuxcr; /* 0xe0060 - Alternate function signal multiplex control */
  1192. char res6[12];
  1193. uint devdisr; /* 0xe0070 - Device disable control */
  1194. #define MPC86xx_DEVDISR_PCIEX1 0x80000000
  1195. #define MPC86xx_DEVDISR_PCIEX2 0x40000000
  1196. #define MPC86xx_DEVDISR_PCI1 0x80000000
  1197. #define MPC86xx_DEVDISR_PCIE1 0x40000000
  1198. #define MPC86xx_DEVDISR_PCIE2 0x20000000
  1199. char res7[12];
  1200. uint powmgtcsr; /* 0xe0080 - Power management status and control register */
  1201. char res8[12];
  1202. uint mcpsumr; /* 0xe0090 - Machine check summary register */
  1203. uint rstrscr; /* 0xe0094 - Reset request status and control register */
  1204. char res9[8];
  1205. uint pvr; /* 0xe00a0 - Processor version register */
  1206. uint svr; /* 0xe00a4 - System version register */
  1207. char res10a[8];
  1208. uint rstcr; /* 0xe00b0 - Reset control register */
  1209. #define MPC86xx_RSTCR_HRST_REQ 0x00000002
  1210. char res10b[1868];
  1211. uint clkdvdr; /* 0xe0800 - Clock Divide register */
  1212. char res10c[796];
  1213. uint ddr1clkdr; /* 0xe0b20 - DDRC1 Clock Disable register */
  1214. char res10d[4];
  1215. uint ddr2clkdr; /* 0xe0b28 - DDRC2 Clock Disable register */
  1216. char res10e[724];
  1217. uint clkocr; /* 0xe0e00 - Clock out select register */
  1218. char res11[12];
  1219. uint ddrdllcr; /* 0xe0e10 - DDR DLL control register */
  1220. char res12[12];
  1221. uint lbcdllcr; /* 0xe0e20 - LBC DLL control register */
  1222. char res13a[224];
  1223. uint srds1cr0; /* 0xe0f04 - SerDes1 control register 0 */
  1224. char res13b[4];
  1225. uint srds1cr1; /* 0xe0f08 - SerDes1 control register 1 */
  1226. char res14[24];
  1227. uint ddrioovcr; /* 0xe0f24 - DDR IO Overdrive Control register */
  1228. char res15a[24];
  1229. uint srds2cr0; /* 0xe0f40 - SerDes2 control register 0 */
  1230. uint srds2cr1; /* 0xe0f44 - SerDes2 control register 1 */
  1231. char res16[184];
  1232. } ccsr_gur_t;
  1233. /*
  1234. * Watchdog register block(0xe_4000-0xe_4fff)
  1235. */
  1236. typedef struct ccsr_wdt {
  1237. uint res0;
  1238. uint swcrr; /* System watchdog control register */
  1239. uint swcnr; /* System watchdog count register */
  1240. char res1[2];
  1241. ushort swsrr; /* System watchdog service register */
  1242. char res2[4080];
  1243. } ccsr_wdt_t;
  1244. typedef struct immap {
  1245. ccsr_local_mcm_t im_local_mcm;
  1246. ccsr_ddr_t im_ddr1;
  1247. ccsr_i2c_t im_i2c;
  1248. ccsr_duart_t im_duart;
  1249. ccsr_lbc_t im_lbc;
  1250. ccsr_ddr_t im_ddr2;
  1251. char res1[4096];
  1252. ccsr_pex_t im_pex1;
  1253. ccsr_pex_t im_pex2;
  1254. ccsr_ht_t im_ht;
  1255. char res2[90112];
  1256. ccsr_dma_t im_dma;
  1257. char res3[8192];
  1258. ccsr_tsec_t im_tsec1;
  1259. ccsr_tsec_t im_tsec2;
  1260. ccsr_tsec_t im_tsec3;
  1261. ccsr_tsec_t im_tsec4;
  1262. char res4[98304];
  1263. ccsr_pic_t im_pic;
  1264. char res5[389120];
  1265. ccsr_rio_t im_rio;
  1266. ccsr_gur_t im_gur;
  1267. char res6[12288];
  1268. ccsr_wdt_t im_wdt;
  1269. } immap_t;
  1270. extern immap_t *immr;
  1271. #define CONFIG_SYS_MPC86xx_DDR_OFFSET (0x2000)
  1272. #define CONFIG_SYS_MPC86xx_DDR_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC86xx_DDR_OFFSET)
  1273. #define CONFIG_SYS_MPC86xx_DDR2_OFFSET (0x6000)
  1274. #define CONFIG_SYS_MPC86xx_DDR2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC86xx_DDR2_OFFSET)
  1275. #define CONFIG_SYS_MPC86xx_DMA_OFFSET (0x21000)
  1276. #define CONFIG_SYS_MPC86xx_DMA_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC86xx_DMA_OFFSET)
  1277. #endif /*__IMMAP_86xx__*/