MPC8349ITX.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826
  1. /*
  2. * Copyright (C) Freescale Semiconductor, Inc. 2006.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
  24. Memory map:
  25. 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
  26. 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
  27. 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
  28. 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
  29. 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
  30. 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
  31. 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
  32. 0xF001_0000-0xF001_FFFF Local bus expansion slot
  33. 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
  34. 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
  35. 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
  36. I2C address list:
  37. Align. Board
  38. Bus Addr Part No. Description Length Location
  39. ----------------------------------------------------------------
  40. I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
  41. I2C1 0x20 PCF8574 I2C Expander 0 U8
  42. I2C1 0x21 PCF8574 I2C Expander 0 U10
  43. I2C1 0x38 PCF8574A I2C Expander 0 U8
  44. I2C1 0x39 PCF8574A I2C Expander 0 U10
  45. I2C1 0x51 (DDR) DDR EEPROM 1 U1
  46. I2C1 0x68 DS1339 RTC 1 U68
  47. Note that a given board has *either* a pair of 8574s or a pair of 8574As.
  48. */
  49. #ifndef __CONFIG_H
  50. #define __CONFIG_H
  51. #if (CONFIG_SYS_TEXT_BASE == 0xFE000000)
  52. #define CONFIG_SYS_LOWBOOT
  53. #endif
  54. /*
  55. * High Level Configuration Options
  56. */
  57. #define CONFIG_MPC83xx 1
  58. #define CONFIG_MPC834x /* MPC834x family (8343, 8347, 8349) */
  59. #define CONFIG_MPC8349 /* MPC8349 specific */
  60. #ifndef CONFIG_SYS_TEXT_BASE
  61. #define CONFIG_SYS_TEXT_BASE 0xFEF00000
  62. #endif
  63. #define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */
  64. #define CONFIG_MISC_INIT_F
  65. #define CONFIG_MISC_INIT_R
  66. /*
  67. * On-board devices
  68. */
  69. #ifdef CONFIG_MPC8349ITX
  70. /* The CF card interface on the back of the board */
  71. #define CONFIG_COMPACT_FLASH
  72. #define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
  73. #define CONFIG_SATA_SIL3114 /* SIL3114 SATA controller */
  74. #define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */
  75. #endif
  76. #define CONFIG_PCI
  77. #define CONFIG_RTC_DS1337
  78. #define CONFIG_HARD_I2C
  79. #define CONFIG_TSEC_ENET /* TSEC Ethernet support */
  80. /*
  81. * Device configurations
  82. */
  83. /* I2C */
  84. #ifdef CONFIG_HARD_I2C
  85. #define CONFIG_FSL_I2C
  86. #define CONFIG_I2C_MULTI_BUS
  87. #define CONFIG_SYS_I2C_OFFSET 0x3000
  88. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  89. #define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */
  90. #define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
  91. #define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
  92. #define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
  93. #define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
  94. #define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
  95. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
  96. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
  97. #define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
  98. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  99. #define CONFIG_SYS_I2C_SLAVE 0x7F
  100. /* Don't probe these addresses: */
  101. #define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \
  102. {1, CONFIG_SYS_I2C_8574_ADDR2}, \
  103. {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
  104. {1, CONFIG_SYS_I2C_8574A_ADDR2} }
  105. /* Bit definitions for the 8574[A] I2C expander */
  106. /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
  107. #define I2C_8574_REVISION 0x03
  108. #define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
  109. #define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
  110. #define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
  111. #define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
  112. #undef CONFIG_SOFT_I2C
  113. #endif
  114. /* Compact Flash */
  115. #ifdef CONFIG_COMPACT_FLASH
  116. #define CONFIG_SYS_IDE_MAXBUS 1
  117. #define CONFIG_SYS_IDE_MAXDEVICE 1
  118. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  119. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE
  120. #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000
  121. #define CONFIG_SYS_ATA_REG_OFFSET 0
  122. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0200
  123. #define CONFIG_SYS_ATA_STRIDE 2
  124. /* If a CF card is not inserted, time out quickly */
  125. #define ATA_RESET_TIME 1
  126. #endif
  127. /*
  128. * SATA
  129. */
  130. #ifdef CONFIG_SATA_SIL3114
  131. #define CONFIG_SYS_SATA_MAX_DEVICE 4
  132. #define CONFIG_LIBATA
  133. #define CONFIG_LBA48
  134. #endif
  135. #ifdef CONFIG_SYS_USB_HOST
  136. /*
  137. * Support USB
  138. */
  139. #define CONFIG_CMD_USB
  140. #define CONFIG_USB_STORAGE
  141. #define CONFIG_USB_EHCI
  142. #define CONFIG_USB_EHCI_FSL
  143. /* Current USB implementation supports the only USB controller,
  144. * so we have to choose between the MPH or the DR ones */
  145. #if 1
  146. #define CONFIG_HAS_FSL_MPH_USB
  147. #else
  148. #define CONFIG_HAS_FSL_DR_USB
  149. #endif
  150. #endif
  151. /*
  152. * DDR Setup
  153. */
  154. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
  155. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  156. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  157. #define CONFIG_SYS_83XX_DDR_USES_CS0
  158. #define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */
  159. #define CONFIG_SYS_MEMTEST_END 0x2000
  160. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
  161. | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
  162. #define CONFIG_VERY_BIG_RAM
  163. #define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20)
  164. #ifdef CONFIG_HARD_I2C
  165. #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
  166. #endif
  167. /* No SPD? Then manually set up DDR parameters */
  168. #ifndef CONFIG_SPD_EEPROM
  169. #define CONFIG_SYS_DDR_SIZE 256 /* Mb */
  170. #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
  171. | CSCONFIG_ROW_BIT_13 \
  172. | CSCONFIG_COL_BIT_10)
  173. #define CONFIG_SYS_DDR_TIMING_1 0x26242321
  174. #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
  175. #endif
  176. /*
  177. *Flash on the Local Bus
  178. */
  179. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  180. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  181. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
  182. #define CONFIG_SYS_FLASH_EMPTY_INFO
  183. /* 127 64KB sectors + 8 8KB sectors per device */
  184. #define CONFIG_SYS_MAX_FLASH_SECT 135
  185. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  186. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  187. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  188. /* The ITX has two flash chips, but the ITX-GP has only one. To support both
  189. boards, we say we have two, but don't display a message if we find only one. */
  190. #define CONFIG_SYS_FLASH_QUIET_TEST
  191. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  192. #define CONFIG_SYS_FLASH_BANKS_LIST \
  193. {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
  194. #define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */
  195. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  196. /* Vitesse 7385 */
  197. #ifdef CONFIG_VSC7385_ENET
  198. #define CONFIG_TSEC2
  199. /* The flash address and size of the VSC7385 firmware image */
  200. #define CONFIG_VSC7385_IMAGE 0xFEFFE000
  201. #define CONFIG_VSC7385_IMAGE_SIZE 8192
  202. #endif
  203. /*
  204. * BRx, ORx, LBLAWBARx, and LBLAWARx
  205. */
  206. /* Flash */
  207. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
  208. | BR_PS_16 \
  209. | BR_MS_GPCM \
  210. | BR_V)
  211. #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
  212. | OR_UPM_XAM \
  213. | OR_GPCM_CSNT \
  214. | OR_GPCM_ACS_DIV2 \
  215. | OR_GPCM_XACS \
  216. | OR_GPCM_SCY_15 \
  217. | OR_GPCM_TRLX_SET \
  218. | OR_GPCM_EHTR_SET \
  219. | OR_GPCM_EAD)
  220. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  221. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
  222. /* Vitesse 7385 */
  223. #define CONFIG_SYS_VSC7385_BASE 0xF8000000
  224. #ifdef CONFIG_VSC7385_ENET
  225. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE \
  226. | BR_PS_8 \
  227. | BR_MS_GPCM \
  228. | BR_V)
  229. #define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB \
  230. | OR_GPCM_CSNT \
  231. | OR_GPCM_XACS \
  232. | OR_GPCM_SCY_15 \
  233. | OR_GPCM_SETA \
  234. | OR_GPCM_TRLX_SET \
  235. | OR_GPCM_EHTR_SET \
  236. | OR_GPCM_EAD)
  237. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE
  238. #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
  239. #endif
  240. /* LED */
  241. #define CONFIG_SYS_LED_BASE 0xF9000000
  242. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE \
  243. | BR_PS_8 \
  244. | BR_MS_GPCM \
  245. | BR_V)
  246. #define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB \
  247. | OR_GPCM_CSNT \
  248. | OR_GPCM_ACS_DIV2 \
  249. | OR_GPCM_XACS \
  250. | OR_GPCM_SCY_9 \
  251. | OR_GPCM_TRLX_SET \
  252. | OR_GPCM_EHTR_SET \
  253. | OR_GPCM_EAD)
  254. /* Compact Flash */
  255. #ifdef CONFIG_COMPACT_FLASH
  256. #define CONFIG_SYS_CF_BASE 0xF0000000
  257. #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE \
  258. | BR_PS_16 \
  259. | BR_MS_UPMA \
  260. | BR_V)
  261. #define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI)
  262. #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE
  263. #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
  264. #endif
  265. /*
  266. * U-Boot memory configuration
  267. */
  268. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  269. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  270. #define CONFIG_SYS_RAMBOOT
  271. #else
  272. #undef CONFIG_SYS_RAMBOOT
  273. #endif
  274. #define CONFIG_SYS_INIT_RAM_LOCK
  275. #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
  276. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
  277. #define CONFIG_SYS_GBL_DATA_OFFSET \
  278. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  279. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  280. /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
  281. #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
  282. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  283. /*
  284. * Local Bus LCRR and LBCR regs
  285. * LCRR: DLL bypass, Clock divider is 4
  286. * External Local Bus rate is
  287. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  288. */
  289. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  290. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
  291. #define CONFIG_SYS_LBC_LBCR 0x00000000
  292. /* LB sdram refresh timer, about 6us */
  293. #define CONFIG_SYS_LBC_LSRT 0x32000000
  294. /* LB refresh timer prescal, 266MHz/32*/
  295. #define CONFIG_SYS_LBC_MRTPR 0x20000000
  296. /*
  297. * Serial Port
  298. */
  299. #define CONFIG_CONS_INDEX 1
  300. #define CONFIG_SYS_NS16550
  301. #define CONFIG_SYS_NS16550_SERIAL
  302. #define CONFIG_SYS_NS16550_REG_SIZE 1
  303. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  304. #define CONFIG_SYS_BAUDRATE_TABLE \
  305. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  306. #define CONFIG_CONSOLE ttyS0
  307. #define CONFIG_BAUDRATE 115200
  308. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  309. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  310. /* pass open firmware flat tree */
  311. #define CONFIG_OF_LIBFDT 1
  312. #define CONFIG_OF_BOARD_SETUP 1
  313. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  314. /*
  315. * PCI
  316. */
  317. #ifdef CONFIG_PCI
  318. #define CONFIG_MPC83XX_PCI2
  319. /*
  320. * General PCI
  321. * Addresses are mapped 1-1.
  322. */
  323. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  324. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  325. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  326. #define CONFIG_SYS_PCI1_MMIO_BASE \
  327. (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
  328. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  329. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  330. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  331. #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
  332. #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
  333. #ifdef CONFIG_MPC83XX_PCI2
  334. #define CONFIG_SYS_PCI2_MEM_BASE \
  335. (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
  336. #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
  337. #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
  338. #define CONFIG_SYS_PCI2_MMIO_BASE \
  339. (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
  340. #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
  341. #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
  342. #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
  343. #define CONFIG_SYS_PCI2_IO_PHYS \
  344. (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
  345. #define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
  346. #endif
  347. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  348. #ifndef CONFIG_PCI_PNP
  349. #define PCI_ENET0_IOADDR 0x00000000
  350. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE
  351. #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
  352. #endif
  353. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  354. #endif
  355. #define CONFIG_PCI_66M
  356. #ifdef CONFIG_PCI_66M
  357. #define CONFIG_83XX_CLKIN 66666666 /* in Hz */
  358. #else
  359. #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
  360. #endif
  361. /* TSEC */
  362. #ifdef CONFIG_TSEC_ENET
  363. #define CONFIG_MII
  364. #define CONFIG_PHY_GIGE /* In case CONFIG_CMD_MII is specified */
  365. #define CONFIG_TSEC1
  366. #ifdef CONFIG_TSEC1
  367. #define CONFIG_HAS_ETH0
  368. #define CONFIG_TSEC1_NAME "TSEC0"
  369. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  370. #define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
  371. #define TSEC1_PHYIDX 0
  372. #define TSEC1_FLAGS TSEC_GIGABIT
  373. #endif
  374. #ifdef CONFIG_TSEC2
  375. #define CONFIG_HAS_ETH1
  376. #define CONFIG_TSEC2_NAME "TSEC1"
  377. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  378. #define TSEC2_PHY_ADDR 4
  379. #define TSEC2_PHYIDX 0
  380. #define TSEC2_FLAGS TSEC_GIGABIT
  381. #endif
  382. #define CONFIG_ETHPRIME "Freescale TSEC"
  383. #endif
  384. /*
  385. * Environment
  386. */
  387. #define CONFIG_ENV_OVERWRITE
  388. #ifndef CONFIG_SYS_RAMBOOT
  389. #define CONFIG_ENV_IS_IN_FLASH
  390. #define CONFIG_ENV_ADDR \
  391. (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  392. #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */
  393. #define CONFIG_ENV_SIZE 0x2000
  394. #else
  395. #define CONFIG_SYS_NO_FLASH /* Flash is not usable now */
  396. #undef CONFIG_FLASH_CFI_DRIVER
  397. #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
  398. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  399. #define CONFIG_ENV_SIZE 0x2000
  400. #endif
  401. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  402. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  403. /*
  404. * BOOTP options
  405. */
  406. #define CONFIG_BOOTP_BOOTFILESIZE
  407. #define CONFIG_BOOTP_BOOTPATH
  408. #define CONFIG_BOOTP_GATEWAY
  409. #define CONFIG_BOOTP_HOSTNAME
  410. /*
  411. * Command line configuration.
  412. */
  413. #include <config_cmd_default.h>
  414. #define CONFIG_CMD_CACHE
  415. #define CONFIG_CMD_DATE
  416. #define CONFIG_CMD_IRQ
  417. #define CONFIG_CMD_NET
  418. #define CONFIG_CMD_PING
  419. #define CONFIG_CMD_DHCP
  420. #define CONFIG_CMD_SDRAM
  421. #if defined(CONFIG_COMPACT_FLASH) || defined(CONFIG_SATA_SIL3114) \
  422. || defined(CONFIG_USB_STORAGE)
  423. #define CONFIG_DOS_PARTITION
  424. #define CONFIG_CMD_FAT
  425. #define CONFIG_SUPPORT_VFAT
  426. #endif
  427. #ifdef CONFIG_COMPACT_FLASH
  428. #define CONFIG_CMD_IDE
  429. #endif
  430. #ifdef CONFIG_SATA_SIL3114
  431. #define CONFIG_CMD_SATA
  432. #endif
  433. #if defined(CONFIG_SATA_SIL3114) || defined(CONFIG_USB_STORAGE)
  434. #define CONFIG_CMD_EXT2
  435. #endif
  436. #ifdef CONFIG_PCI
  437. #define CONFIG_CMD_PCI
  438. #endif
  439. #ifdef CONFIG_HARD_I2C
  440. #define CONFIG_CMD_I2C
  441. #endif
  442. /* Watchdog */
  443. #undef CONFIG_WATCHDOG /* watchdog disabled */
  444. /*
  445. * Miscellaneous configurable options
  446. */
  447. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  448. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  449. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  450. #define CONFIG_SYS_HUSH_PARSER /* Use the HUSH parser */
  451. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  452. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  453. #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
  454. #ifdef CONFIG_MPC8349ITX
  455. #define CONFIG_SYS_PROMPT "MPC8349E-mITX> " /* Monitor Command Prompt */
  456. #else
  457. #define CONFIG_SYS_PROMPT "MPC8349E-mITX-GP> " /* Monitor Command Prompt */
  458. #endif
  459. #if defined(CONFIG_CMD_KGDB)
  460. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  461. #else
  462. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  463. #endif
  464. /* Print Buffer Size */
  465. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  466. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  467. /* Boot Argument Buffer Size */
  468. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  469. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  470. /*
  471. * For booting Linux, the board info and command line data
  472. * have to be in the first 256 MB of memory, since this is
  473. * the maximum mapped by the Linux kernel during initialization.
  474. */
  475. /* Initial Memory map for Linux*/
  476. #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
  477. #define CONFIG_SYS_HRCW_LOW (\
  478. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  479. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  480. HRCWL_CSB_TO_CLKIN_4X1 |\
  481. HRCWL_VCO_1X2 |\
  482. HRCWL_CORE_TO_CSB_2X1)
  483. #ifdef CONFIG_SYS_LOWBOOT
  484. #define CONFIG_SYS_HRCW_HIGH (\
  485. HRCWH_PCI_HOST |\
  486. HRCWH_32_BIT_PCI |\
  487. HRCWH_PCI1_ARBITER_ENABLE |\
  488. HRCWH_PCI2_ARBITER_ENABLE |\
  489. HRCWH_CORE_ENABLE |\
  490. HRCWH_FROM_0X00000100 |\
  491. HRCWH_BOOTSEQ_DISABLE |\
  492. HRCWH_SW_WATCHDOG_DISABLE |\
  493. HRCWH_ROM_LOC_LOCAL_16BIT |\
  494. HRCWH_TSEC1M_IN_GMII |\
  495. HRCWH_TSEC2M_IN_GMII)
  496. #else
  497. #define CONFIG_SYS_HRCW_HIGH (\
  498. HRCWH_PCI_HOST |\
  499. HRCWH_32_BIT_PCI |\
  500. HRCWH_PCI1_ARBITER_ENABLE |\
  501. HRCWH_PCI2_ARBITER_ENABLE |\
  502. HRCWH_CORE_ENABLE |\
  503. HRCWH_FROM_0XFFF00100 |\
  504. HRCWH_BOOTSEQ_DISABLE |\
  505. HRCWH_SW_WATCHDOG_DISABLE |\
  506. HRCWH_ROM_LOC_LOCAL_16BIT |\
  507. HRCWH_TSEC1M_IN_GMII |\
  508. HRCWH_TSEC2M_IN_GMII)
  509. #endif
  510. /*
  511. * System performance
  512. */
  513. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
  514. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
  515. #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
  516. #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
  517. #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
  518. #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
  519. #define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */
  520. #define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */
  521. /*
  522. * System IO Config
  523. */
  524. /* Needed for gigabit to work on TSEC 1 */
  525. #define CONFIG_SYS_SICRH SICRH_TSOBI1
  526. /* USB DR as device + USB MPH as host */
  527. #define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1)
  528. #define CONFIG_SYS_HID0_INIT 0x00000000
  529. #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_INSTRUCTION_CACHE
  530. #define CONFIG_SYS_HID2 HID2_HBE
  531. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  532. /* DDR */
  533. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
  534. | BATL_PP_RW \
  535. | BATL_MEMCOHERENCE)
  536. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
  537. | BATU_BL_256M \
  538. | BATU_VS \
  539. | BATU_VP)
  540. /* PCI */
  541. #ifdef CONFIG_PCI
  542. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
  543. | BATL_PP_RW \
  544. | BATL_MEMCOHERENCE)
  545. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
  546. | BATU_BL_256M \
  547. | BATU_VS \
  548. | BATU_VP)
  549. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
  550. | BATL_PP_RW \
  551. | BATL_CACHEINHIBIT \
  552. | BATL_GUARDEDSTORAGE)
  553. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
  554. | BATU_BL_256M \
  555. | BATU_VS \
  556. | BATU_VP)
  557. #else
  558. #define CONFIG_SYS_IBAT1L 0
  559. #define CONFIG_SYS_IBAT1U 0
  560. #define CONFIG_SYS_IBAT2L 0
  561. #define CONFIG_SYS_IBAT2U 0
  562. #endif
  563. #ifdef CONFIG_MPC83XX_PCI2
  564. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
  565. | BATL_PP_RW \
  566. | BATL_MEMCOHERENCE)
  567. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
  568. | BATU_BL_256M \
  569. | BATU_VS \
  570. | BATU_VP)
  571. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
  572. | BATL_PP_RW \
  573. | BATL_CACHEINHIBIT \
  574. | BATL_GUARDEDSTORAGE)
  575. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
  576. | BATU_BL_256M \
  577. | BATU_VS \
  578. | BATU_VP)
  579. #else
  580. #define CONFIG_SYS_IBAT3L 0
  581. #define CONFIG_SYS_IBAT3U 0
  582. #define CONFIG_SYS_IBAT4L 0
  583. #define CONFIG_SYS_IBAT4U 0
  584. #endif
  585. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
  586. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
  587. | BATL_PP_RW \
  588. | BATL_CACHEINHIBIT \
  589. | BATL_GUARDEDSTORAGE)
  590. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
  591. | BATU_BL_256M \
  592. | BATU_VS \
  593. | BATU_VP)
  594. /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
  595. #define CONFIG_SYS_IBAT6L (0xF0000000 \
  596. | BATL_PP_RW \
  597. | BATL_MEMCOHERENCE \
  598. | BATL_GUARDEDSTORAGE)
  599. #define CONFIG_SYS_IBAT6U (0xF0000000 \
  600. | BATU_BL_256M \
  601. | BATU_VS \
  602. | BATU_VP)
  603. #define CONFIG_SYS_IBAT7L 0
  604. #define CONFIG_SYS_IBAT7U 0
  605. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  606. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  607. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  608. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  609. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  610. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  611. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  612. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  613. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  614. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  615. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  616. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  617. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  618. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  619. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  620. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  621. #if defined(CONFIG_CMD_KGDB)
  622. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  623. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  624. #endif
  625. /*
  626. * Environment Configuration
  627. */
  628. #define CONFIG_ENV_OVERWRITE
  629. #define CONFIG_NETDEV "eth0"
  630. #ifdef CONFIG_MPC8349ITX
  631. #define CONFIG_HOSTNAME "mpc8349emitx"
  632. #else
  633. #define CONFIG_HOSTNAME "mpc8349emitxgp"
  634. #endif
  635. /* Default path and filenames */
  636. #define CONFIG_ROOTPATH "/nfsroot/rootfs"
  637. #define CONFIG_BOOTFILE "uImage"
  638. /* U-Boot image on TFTP server */
  639. #define CONFIG_UBOOTPATH "u-boot.bin"
  640. #ifdef CONFIG_MPC8349ITX
  641. #define CONFIG_FDTFILE "mpc8349emitx.dtb"
  642. #else
  643. #define CONFIG_FDTFILE "mpc8349emitxgp.dtb"
  644. #endif
  645. #define CONFIG_BOOTDELAY 6
  646. #define XMK_STR(x) #x
  647. #define MK_STR(x) XMK_STR(x)
  648. #define CONFIG_BOOTARGS \
  649. "root=/dev/nfs rw" \
  650. " nfsroot=" MK_STR(CONFIG_SERVERIP) ":" CONFIG_ROOTPATH \
  651. " ip=" MK_STR(CONFIG_IPADDR) ":" MK_STR(CONFIG_SERVERIP) ":" \
  652. MK_STR(CONFIG_GATEWAYIP) ":" MK_STR(CONFIG_NETMASK) ":" \
  653. CONFIG_HOSTNAME ":" CONFIG_NETDEV ":off" \
  654. " console=" MK_STR(CONFIG_CONSOLE) "," MK_STR(CONFIG_BAUDRATE)
  655. #define CONFIG_EXTRA_ENV_SETTINGS \
  656. "console=" MK_STR(CONFIG_CONSOLE) "\0" \
  657. "netdev=" CONFIG_NETDEV "\0" \
  658. "uboot=" CONFIG_UBOOTPATH "\0" \
  659. "tftpflash=tftpboot $loadaddr $uboot; " \
  660. "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\
  661. "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  662. "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "\
  663. "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\
  664. "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"\
  665. "fdtaddr=780000\0" \
  666. "fdtfile=" CONFIG_FDTFILE "\0"
  667. #define CONFIG_NFSBOOTCOMMAND \
  668. "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \
  669. " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\
  670. " console=$console,$baudrate $othbootargs; " \
  671. "tftp $loadaddr $bootfile;" \
  672. "tftp $fdtaddr $fdtfile;" \
  673. "bootm $loadaddr - $fdtaddr"
  674. #define CONFIG_RAMBOOTCOMMAND \
  675. "setenv bootargs root=/dev/ram rw" \
  676. " console=$console,$baudrate $othbootargs; " \
  677. "tftp $ramdiskaddr $ramdiskfile;" \
  678. "tftp $loadaddr $bootfile;" \
  679. "tftp $fdtaddr $fdtfile;" \
  680. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  681. #undef MK_STR
  682. #undef XMK_STR
  683. #endif