clock.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900
  1. /*
  2. * Copyright (C) 2010 Samsung Electronics
  3. * Minkyu Kang <mk7.kang@samsung.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/clk.h>
  27. /* Epll Clock division values to achive different frequency output */
  28. static struct set_epll_con_val exynos5_epll_div[] = {
  29. { 192000000, 0, 48, 3, 1, 0 },
  30. { 180000000, 0, 45, 3, 1, 0 },
  31. { 73728000, 1, 73, 3, 3, 47710 },
  32. { 67737600, 1, 90, 4, 3, 20762 },
  33. { 49152000, 0, 49, 3, 3, 9961 },
  34. { 45158400, 0, 45, 3, 3, 10381 },
  35. { 180633600, 0, 45, 3, 1, 10381 }
  36. };
  37. /* exynos: return pll clock frequency */
  38. static int exynos_get_pll_clk(int pllreg, unsigned int r, unsigned int k)
  39. {
  40. unsigned long m, p, s = 0, mask, fout;
  41. unsigned int freq;
  42. /*
  43. * APLL_CON: MIDV [25:16]
  44. * MPLL_CON: MIDV [25:16]
  45. * EPLL_CON: MIDV [24:16]
  46. * VPLL_CON: MIDV [24:16]
  47. * BPLL_CON: MIDV [25:16]: Exynos5
  48. */
  49. if (pllreg == APLL || pllreg == MPLL || pllreg == BPLL)
  50. mask = 0x3ff;
  51. else
  52. mask = 0x1ff;
  53. m = (r >> 16) & mask;
  54. /* PDIV [13:8] */
  55. p = (r >> 8) & 0x3f;
  56. /* SDIV [2:0] */
  57. s = r & 0x7;
  58. freq = CONFIG_SYS_CLK_FREQ;
  59. if (pllreg == EPLL) {
  60. k = k & 0xffff;
  61. /* FOUT = (MDIV + K / 65536) * FIN / (PDIV * 2^SDIV) */
  62. fout = (m + k / 65536) * (freq / (p * (1 << s)));
  63. } else if (pllreg == VPLL) {
  64. k = k & 0xfff;
  65. /* FOUT = (MDIV + K / 1024) * FIN / (PDIV * 2^SDIV) */
  66. fout = (m + k / 1024) * (freq / (p * (1 << s)));
  67. } else {
  68. if (s < 1)
  69. s = 1;
  70. /* FOUT = MDIV * FIN / (PDIV * 2^(SDIV - 1)) */
  71. fout = m * (freq / (p * (1 << (s - 1))));
  72. }
  73. return fout;
  74. }
  75. /* exynos4: return pll clock frequency */
  76. static unsigned long exynos4_get_pll_clk(int pllreg)
  77. {
  78. struct exynos4_clock *clk =
  79. (struct exynos4_clock *)samsung_get_base_clock();
  80. unsigned long r, k = 0;
  81. switch (pllreg) {
  82. case APLL:
  83. r = readl(&clk->apll_con0);
  84. break;
  85. case MPLL:
  86. r = readl(&clk->mpll_con0);
  87. break;
  88. case EPLL:
  89. r = readl(&clk->epll_con0);
  90. k = readl(&clk->epll_con1);
  91. break;
  92. case VPLL:
  93. r = readl(&clk->vpll_con0);
  94. k = readl(&clk->vpll_con1);
  95. break;
  96. default:
  97. printf("Unsupported PLL (%d)\n", pllreg);
  98. return 0;
  99. }
  100. return exynos_get_pll_clk(pllreg, r, k);
  101. }
  102. /* exynos5: return pll clock frequency */
  103. static unsigned long exynos5_get_pll_clk(int pllreg)
  104. {
  105. struct exynos5_clock *clk =
  106. (struct exynos5_clock *)samsung_get_base_clock();
  107. unsigned long r, k = 0, fout;
  108. unsigned int pll_div2_sel, fout_sel;
  109. switch (pllreg) {
  110. case APLL:
  111. r = readl(&clk->apll_con0);
  112. break;
  113. case MPLL:
  114. r = readl(&clk->mpll_con0);
  115. break;
  116. case EPLL:
  117. r = readl(&clk->epll_con0);
  118. k = readl(&clk->epll_con1);
  119. break;
  120. case VPLL:
  121. r = readl(&clk->vpll_con0);
  122. k = readl(&clk->vpll_con1);
  123. break;
  124. case BPLL:
  125. r = readl(&clk->bpll_con0);
  126. break;
  127. default:
  128. printf("Unsupported PLL (%d)\n", pllreg);
  129. return 0;
  130. }
  131. fout = exynos_get_pll_clk(pllreg, r, k);
  132. /* According to the user manual, in EVT1 MPLL and BPLL always gives
  133. * 1.6GHz clock, so divide by 2 to get 800MHz MPLL clock.*/
  134. if (pllreg == MPLL || pllreg == BPLL) {
  135. pll_div2_sel = readl(&clk->pll_div2_sel);
  136. switch (pllreg) {
  137. case MPLL:
  138. fout_sel = (pll_div2_sel >> MPLL_FOUT_SEL_SHIFT)
  139. & MPLL_FOUT_SEL_MASK;
  140. break;
  141. case BPLL:
  142. fout_sel = (pll_div2_sel >> BPLL_FOUT_SEL_SHIFT)
  143. & BPLL_FOUT_SEL_MASK;
  144. break;
  145. default:
  146. fout_sel = -1;
  147. break;
  148. }
  149. if (fout_sel == 0)
  150. fout /= 2;
  151. }
  152. return fout;
  153. }
  154. /* exynos4: return ARM clock frequency */
  155. static unsigned long exynos4_get_arm_clk(void)
  156. {
  157. struct exynos4_clock *clk =
  158. (struct exynos4_clock *)samsung_get_base_clock();
  159. unsigned long div;
  160. unsigned long armclk;
  161. unsigned int core_ratio;
  162. unsigned int core2_ratio;
  163. div = readl(&clk->div_cpu0);
  164. /* CORE_RATIO: [2:0], CORE2_RATIO: [30:28] */
  165. core_ratio = (div >> 0) & 0x7;
  166. core2_ratio = (div >> 28) & 0x7;
  167. armclk = get_pll_clk(APLL) / (core_ratio + 1);
  168. armclk /= (core2_ratio + 1);
  169. return armclk;
  170. }
  171. /* exynos5: return ARM clock frequency */
  172. static unsigned long exynos5_get_arm_clk(void)
  173. {
  174. struct exynos5_clock *clk =
  175. (struct exynos5_clock *)samsung_get_base_clock();
  176. unsigned long div;
  177. unsigned long armclk;
  178. unsigned int arm_ratio;
  179. unsigned int arm2_ratio;
  180. div = readl(&clk->div_cpu0);
  181. /* ARM_RATIO: [2:0], ARM2_RATIO: [30:28] */
  182. arm_ratio = (div >> 0) & 0x7;
  183. arm2_ratio = (div >> 28) & 0x7;
  184. armclk = get_pll_clk(APLL) / (arm_ratio + 1);
  185. armclk /= (arm2_ratio + 1);
  186. return armclk;
  187. }
  188. /* exynos4: return pwm clock frequency */
  189. static unsigned long exynos4_get_pwm_clk(void)
  190. {
  191. struct exynos4_clock *clk =
  192. (struct exynos4_clock *)samsung_get_base_clock();
  193. unsigned long pclk, sclk;
  194. unsigned int sel;
  195. unsigned int ratio;
  196. if (s5p_get_cpu_rev() == 0) {
  197. /*
  198. * CLK_SRC_PERIL0
  199. * PWM_SEL [27:24]
  200. */
  201. sel = readl(&clk->src_peril0);
  202. sel = (sel >> 24) & 0xf;
  203. if (sel == 0x6)
  204. sclk = get_pll_clk(MPLL);
  205. else if (sel == 0x7)
  206. sclk = get_pll_clk(EPLL);
  207. else if (sel == 0x8)
  208. sclk = get_pll_clk(VPLL);
  209. else
  210. return 0;
  211. /*
  212. * CLK_DIV_PERIL3
  213. * PWM_RATIO [3:0]
  214. */
  215. ratio = readl(&clk->div_peril3);
  216. ratio = ratio & 0xf;
  217. } else if (s5p_get_cpu_rev() == 1) {
  218. sclk = get_pll_clk(MPLL);
  219. ratio = 8;
  220. } else
  221. return 0;
  222. pclk = sclk / (ratio + 1);
  223. return pclk;
  224. }
  225. /* exynos5: return pwm clock frequency */
  226. static unsigned long exynos5_get_pwm_clk(void)
  227. {
  228. struct exynos5_clock *clk =
  229. (struct exynos5_clock *)samsung_get_base_clock();
  230. unsigned long pclk, sclk;
  231. unsigned int ratio;
  232. /*
  233. * CLK_DIV_PERIC3
  234. * PWM_RATIO [3:0]
  235. */
  236. ratio = readl(&clk->div_peric3);
  237. ratio = ratio & 0xf;
  238. sclk = get_pll_clk(MPLL);
  239. pclk = sclk / (ratio + 1);
  240. return pclk;
  241. }
  242. /* exynos4: return uart clock frequency */
  243. static unsigned long exynos4_get_uart_clk(int dev_index)
  244. {
  245. struct exynos4_clock *clk =
  246. (struct exynos4_clock *)samsung_get_base_clock();
  247. unsigned long uclk, sclk;
  248. unsigned int sel;
  249. unsigned int ratio;
  250. /*
  251. * CLK_SRC_PERIL0
  252. * UART0_SEL [3:0]
  253. * UART1_SEL [7:4]
  254. * UART2_SEL [8:11]
  255. * UART3_SEL [12:15]
  256. * UART4_SEL [16:19]
  257. * UART5_SEL [23:20]
  258. */
  259. sel = readl(&clk->src_peril0);
  260. sel = (sel >> (dev_index << 2)) & 0xf;
  261. if (sel == 0x6)
  262. sclk = get_pll_clk(MPLL);
  263. else if (sel == 0x7)
  264. sclk = get_pll_clk(EPLL);
  265. else if (sel == 0x8)
  266. sclk = get_pll_clk(VPLL);
  267. else
  268. return 0;
  269. /*
  270. * CLK_DIV_PERIL0
  271. * UART0_RATIO [3:0]
  272. * UART1_RATIO [7:4]
  273. * UART2_RATIO [8:11]
  274. * UART3_RATIO [12:15]
  275. * UART4_RATIO [16:19]
  276. * UART5_RATIO [23:20]
  277. */
  278. ratio = readl(&clk->div_peril0);
  279. ratio = (ratio >> (dev_index << 2)) & 0xf;
  280. uclk = sclk / (ratio + 1);
  281. return uclk;
  282. }
  283. /* exynos5: return uart clock frequency */
  284. static unsigned long exynos5_get_uart_clk(int dev_index)
  285. {
  286. struct exynos5_clock *clk =
  287. (struct exynos5_clock *)samsung_get_base_clock();
  288. unsigned long uclk, sclk;
  289. unsigned int sel;
  290. unsigned int ratio;
  291. /*
  292. * CLK_SRC_PERIC0
  293. * UART0_SEL [3:0]
  294. * UART1_SEL [7:4]
  295. * UART2_SEL [8:11]
  296. * UART3_SEL [12:15]
  297. * UART4_SEL [16:19]
  298. * UART5_SEL [23:20]
  299. */
  300. sel = readl(&clk->src_peric0);
  301. sel = (sel >> (dev_index << 2)) & 0xf;
  302. if (sel == 0x6)
  303. sclk = get_pll_clk(MPLL);
  304. else if (sel == 0x7)
  305. sclk = get_pll_clk(EPLL);
  306. else if (sel == 0x8)
  307. sclk = get_pll_clk(VPLL);
  308. else
  309. return 0;
  310. /*
  311. * CLK_DIV_PERIC0
  312. * UART0_RATIO [3:0]
  313. * UART1_RATIO [7:4]
  314. * UART2_RATIO [8:11]
  315. * UART3_RATIO [12:15]
  316. * UART4_RATIO [16:19]
  317. * UART5_RATIO [23:20]
  318. */
  319. ratio = readl(&clk->div_peric0);
  320. ratio = (ratio >> (dev_index << 2)) & 0xf;
  321. uclk = sclk / (ratio + 1);
  322. return uclk;
  323. }
  324. /* exynos4: set the mmc clock */
  325. static void exynos4_set_mmc_clk(int dev_index, unsigned int div)
  326. {
  327. struct exynos4_clock *clk =
  328. (struct exynos4_clock *)samsung_get_base_clock();
  329. unsigned int addr;
  330. unsigned int val;
  331. /*
  332. * CLK_DIV_FSYS1
  333. * MMC0_PRE_RATIO [15:8], MMC1_PRE_RATIO [31:24]
  334. * CLK_DIV_FSYS2
  335. * MMC2_PRE_RATIO [15:8], MMC3_PRE_RATIO [31:24]
  336. */
  337. if (dev_index < 2) {
  338. addr = (unsigned int)&clk->div_fsys1;
  339. } else {
  340. addr = (unsigned int)&clk->div_fsys2;
  341. dev_index -= 2;
  342. }
  343. val = readl(addr);
  344. val &= ~(0xff << ((dev_index << 4) + 8));
  345. val |= (div & 0xff) << ((dev_index << 4) + 8);
  346. writel(val, addr);
  347. }
  348. /* exynos5: set the mmc clock */
  349. static void exynos5_set_mmc_clk(int dev_index, unsigned int div)
  350. {
  351. struct exynos5_clock *clk =
  352. (struct exynos5_clock *)samsung_get_base_clock();
  353. unsigned int addr;
  354. unsigned int val;
  355. /*
  356. * CLK_DIV_FSYS1
  357. * MMC0_PRE_RATIO [15:8], MMC1_PRE_RATIO [31:24]
  358. * CLK_DIV_FSYS2
  359. * MMC2_PRE_RATIO [15:8], MMC3_PRE_RATIO [31:24]
  360. */
  361. if (dev_index < 2) {
  362. addr = (unsigned int)&clk->div_fsys1;
  363. } else {
  364. addr = (unsigned int)&clk->div_fsys2;
  365. dev_index -= 2;
  366. }
  367. val = readl(addr);
  368. val &= ~(0xff << ((dev_index << 4) + 8));
  369. val |= (div & 0xff) << ((dev_index << 4) + 8);
  370. writel(val, addr);
  371. }
  372. /* get_lcd_clk: return lcd clock frequency */
  373. static unsigned long exynos4_get_lcd_clk(void)
  374. {
  375. struct exynos4_clock *clk =
  376. (struct exynos4_clock *)samsung_get_base_clock();
  377. unsigned long pclk, sclk;
  378. unsigned int sel;
  379. unsigned int ratio;
  380. /*
  381. * CLK_SRC_LCD0
  382. * FIMD0_SEL [3:0]
  383. */
  384. sel = readl(&clk->src_lcd0);
  385. sel = sel & 0xf;
  386. /*
  387. * 0x6: SCLK_MPLL
  388. * 0x7: SCLK_EPLL
  389. * 0x8: SCLK_VPLL
  390. */
  391. if (sel == 0x6)
  392. sclk = get_pll_clk(MPLL);
  393. else if (sel == 0x7)
  394. sclk = get_pll_clk(EPLL);
  395. else if (sel == 0x8)
  396. sclk = get_pll_clk(VPLL);
  397. else
  398. return 0;
  399. /*
  400. * CLK_DIV_LCD0
  401. * FIMD0_RATIO [3:0]
  402. */
  403. ratio = readl(&clk->div_lcd0);
  404. ratio = ratio & 0xf;
  405. pclk = sclk / (ratio + 1);
  406. return pclk;
  407. }
  408. /* get_lcd_clk: return lcd clock frequency */
  409. static unsigned long exynos5_get_lcd_clk(void)
  410. {
  411. struct exynos5_clock *clk =
  412. (struct exynos5_clock *)samsung_get_base_clock();
  413. unsigned long pclk, sclk;
  414. unsigned int sel;
  415. unsigned int ratio;
  416. /*
  417. * CLK_SRC_LCD0
  418. * FIMD0_SEL [3:0]
  419. */
  420. sel = readl(&clk->src_disp1_0);
  421. sel = sel & 0xf;
  422. /*
  423. * 0x6: SCLK_MPLL
  424. * 0x7: SCLK_EPLL
  425. * 0x8: SCLK_VPLL
  426. */
  427. if (sel == 0x6)
  428. sclk = get_pll_clk(MPLL);
  429. else if (sel == 0x7)
  430. sclk = get_pll_clk(EPLL);
  431. else if (sel == 0x8)
  432. sclk = get_pll_clk(VPLL);
  433. else
  434. return 0;
  435. /*
  436. * CLK_DIV_LCD0
  437. * FIMD0_RATIO [3:0]
  438. */
  439. ratio = readl(&clk->div_disp1_0);
  440. ratio = ratio & 0xf;
  441. pclk = sclk / (ratio + 1);
  442. return pclk;
  443. }
  444. void exynos4_set_lcd_clk(void)
  445. {
  446. struct exynos4_clock *clk =
  447. (struct exynos4_clock *)samsung_get_base_clock();
  448. unsigned int cfg = 0;
  449. /*
  450. * CLK_GATE_BLOCK
  451. * CLK_CAM [0]
  452. * CLK_TV [1]
  453. * CLK_MFC [2]
  454. * CLK_G3D [3]
  455. * CLK_LCD0 [4]
  456. * CLK_LCD1 [5]
  457. * CLK_GPS [7]
  458. */
  459. cfg = readl(&clk->gate_block);
  460. cfg |= 1 << 4;
  461. writel(cfg, &clk->gate_block);
  462. /*
  463. * CLK_SRC_LCD0
  464. * FIMD0_SEL [3:0]
  465. * MDNIE0_SEL [7:4]
  466. * MDNIE_PWM0_SEL [8:11]
  467. * MIPI0_SEL [12:15]
  468. * set lcd0 src clock 0x6: SCLK_MPLL
  469. */
  470. cfg = readl(&clk->src_lcd0);
  471. cfg &= ~(0xf);
  472. cfg |= 0x6;
  473. writel(cfg, &clk->src_lcd0);
  474. /*
  475. * CLK_GATE_IP_LCD0
  476. * CLK_FIMD0 [0]
  477. * CLK_MIE0 [1]
  478. * CLK_MDNIE0 [2]
  479. * CLK_DSIM0 [3]
  480. * CLK_SMMUFIMD0 [4]
  481. * CLK_PPMULCD0 [5]
  482. * Gating all clocks for FIMD0
  483. */
  484. cfg = readl(&clk->gate_ip_lcd0);
  485. cfg |= 1 << 0;
  486. writel(cfg, &clk->gate_ip_lcd0);
  487. /*
  488. * CLK_DIV_LCD0
  489. * FIMD0_RATIO [3:0]
  490. * MDNIE0_RATIO [7:4]
  491. * MDNIE_PWM0_RATIO [11:8]
  492. * MDNIE_PWM_PRE_RATIO [15:12]
  493. * MIPI0_RATIO [19:16]
  494. * MIPI0_PRE_RATIO [23:20]
  495. * set fimd ratio
  496. */
  497. cfg &= ~(0xf);
  498. cfg |= 0x1;
  499. writel(cfg, &clk->div_lcd0);
  500. }
  501. void exynos5_set_lcd_clk(void)
  502. {
  503. struct exynos5_clock *clk =
  504. (struct exynos5_clock *)samsung_get_base_clock();
  505. unsigned int cfg = 0;
  506. /*
  507. * CLK_GATE_BLOCK
  508. * CLK_CAM [0]
  509. * CLK_TV [1]
  510. * CLK_MFC [2]
  511. * CLK_G3D [3]
  512. * CLK_LCD0 [4]
  513. * CLK_LCD1 [5]
  514. * CLK_GPS [7]
  515. */
  516. cfg = readl(&clk->gate_block);
  517. cfg |= 1 << 4;
  518. writel(cfg, &clk->gate_block);
  519. /*
  520. * CLK_SRC_LCD0
  521. * FIMD0_SEL [3:0]
  522. * MDNIE0_SEL [7:4]
  523. * MDNIE_PWM0_SEL [8:11]
  524. * MIPI0_SEL [12:15]
  525. * set lcd0 src clock 0x6: SCLK_MPLL
  526. */
  527. cfg = readl(&clk->src_disp1_0);
  528. cfg &= ~(0xf);
  529. cfg |= 0x8;
  530. writel(cfg, &clk->src_disp1_0);
  531. /*
  532. * CLK_GATE_IP_LCD0
  533. * CLK_FIMD0 [0]
  534. * CLK_MIE0 [1]
  535. * CLK_MDNIE0 [2]
  536. * CLK_DSIM0 [3]
  537. * CLK_SMMUFIMD0 [4]
  538. * CLK_PPMULCD0 [5]
  539. * Gating all clocks for FIMD0
  540. */
  541. cfg = readl(&clk->gate_ip_disp1);
  542. cfg |= 1 << 0;
  543. writel(cfg, &clk->gate_ip_disp1);
  544. /*
  545. * CLK_DIV_LCD0
  546. * FIMD0_RATIO [3:0]
  547. * MDNIE0_RATIO [7:4]
  548. * MDNIE_PWM0_RATIO [11:8]
  549. * MDNIE_PWM_PRE_RATIO [15:12]
  550. * MIPI0_RATIO [19:16]
  551. * MIPI0_PRE_RATIO [23:20]
  552. * set fimd ratio
  553. */
  554. cfg &= ~(0xf);
  555. cfg |= 0x0;
  556. writel(cfg, &clk->div_disp1_0);
  557. }
  558. void exynos4_set_mipi_clk(void)
  559. {
  560. struct exynos4_clock *clk =
  561. (struct exynos4_clock *)samsung_get_base_clock();
  562. unsigned int cfg = 0;
  563. /*
  564. * CLK_SRC_LCD0
  565. * FIMD0_SEL [3:0]
  566. * MDNIE0_SEL [7:4]
  567. * MDNIE_PWM0_SEL [8:11]
  568. * MIPI0_SEL [12:15]
  569. * set mipi0 src clock 0x6: SCLK_MPLL
  570. */
  571. cfg = readl(&clk->src_lcd0);
  572. cfg &= ~(0xf << 12);
  573. cfg |= (0x6 << 12);
  574. writel(cfg, &clk->src_lcd0);
  575. /*
  576. * CLK_SRC_MASK_LCD0
  577. * FIMD0_MASK [0]
  578. * MDNIE0_MASK [4]
  579. * MDNIE_PWM0_MASK [8]
  580. * MIPI0_MASK [12]
  581. * set src mask mipi0 0x1: Unmask
  582. */
  583. cfg = readl(&clk->src_mask_lcd0);
  584. cfg |= (0x1 << 12);
  585. writel(cfg, &clk->src_mask_lcd0);
  586. /*
  587. * CLK_GATE_IP_LCD0
  588. * CLK_FIMD0 [0]
  589. * CLK_MIE0 [1]
  590. * CLK_MDNIE0 [2]
  591. * CLK_DSIM0 [3]
  592. * CLK_SMMUFIMD0 [4]
  593. * CLK_PPMULCD0 [5]
  594. * Gating all clocks for MIPI0
  595. */
  596. cfg = readl(&clk->gate_ip_lcd0);
  597. cfg |= 1 << 3;
  598. writel(cfg, &clk->gate_ip_lcd0);
  599. /*
  600. * CLK_DIV_LCD0
  601. * FIMD0_RATIO [3:0]
  602. * MDNIE0_RATIO [7:4]
  603. * MDNIE_PWM0_RATIO [11:8]
  604. * MDNIE_PWM_PRE_RATIO [15:12]
  605. * MIPI0_RATIO [19:16]
  606. * MIPI0_PRE_RATIO [23:20]
  607. * set mipi ratio
  608. */
  609. cfg &= ~(0xf << 16);
  610. cfg |= (0x1 << 16);
  611. writel(cfg, &clk->div_lcd0);
  612. }
  613. /*
  614. * I2C
  615. *
  616. * exynos5: obtaining the I2C clock
  617. */
  618. static unsigned long exynos5_get_i2c_clk(void)
  619. {
  620. struct exynos5_clock *clk =
  621. (struct exynos5_clock *)samsung_get_base_clock();
  622. unsigned long aclk_66, aclk_66_pre, sclk;
  623. unsigned int ratio;
  624. sclk = get_pll_clk(MPLL);
  625. ratio = (readl(&clk->div_top1)) >> 24;
  626. ratio &= 0x7;
  627. aclk_66_pre = sclk / (ratio + 1);
  628. ratio = readl(&clk->div_top0);
  629. ratio &= 0x7;
  630. aclk_66 = aclk_66_pre / (ratio + 1);
  631. return aclk_66;
  632. }
  633. int exynos5_set_epll_clk(unsigned long rate)
  634. {
  635. unsigned int epll_con, epll_con_k;
  636. unsigned int i;
  637. unsigned int lockcnt;
  638. unsigned int start;
  639. struct exynos5_clock *clk =
  640. (struct exynos5_clock *)samsung_get_base_clock();
  641. epll_con = readl(&clk->epll_con0);
  642. epll_con &= ~((EPLL_CON0_LOCK_DET_EN_MASK <<
  643. EPLL_CON0_LOCK_DET_EN_SHIFT) |
  644. EPLL_CON0_MDIV_MASK << EPLL_CON0_MDIV_SHIFT |
  645. EPLL_CON0_PDIV_MASK << EPLL_CON0_PDIV_SHIFT |
  646. EPLL_CON0_SDIV_MASK << EPLL_CON0_SDIV_SHIFT);
  647. for (i = 0; i < ARRAY_SIZE(exynos5_epll_div); i++) {
  648. if (exynos5_epll_div[i].freq_out == rate)
  649. break;
  650. }
  651. if (i == ARRAY_SIZE(exynos5_epll_div))
  652. return -1;
  653. epll_con_k = exynos5_epll_div[i].k_dsm << 0;
  654. epll_con |= exynos5_epll_div[i].en_lock_det <<
  655. EPLL_CON0_LOCK_DET_EN_SHIFT;
  656. epll_con |= exynos5_epll_div[i].m_div << EPLL_CON0_MDIV_SHIFT;
  657. epll_con |= exynos5_epll_div[i].p_div << EPLL_CON0_PDIV_SHIFT;
  658. epll_con |= exynos5_epll_div[i].s_div << EPLL_CON0_SDIV_SHIFT;
  659. /*
  660. * Required period ( in cycles) to genarate a stable clock output.
  661. * The maximum clock time can be up to 3000 * PDIV cycles of PLLs
  662. * frequency input (as per spec)
  663. */
  664. lockcnt = 3000 * exynos5_epll_div[i].p_div;
  665. writel(lockcnt, &clk->epll_lock);
  666. writel(epll_con, &clk->epll_con0);
  667. writel(epll_con_k, &clk->epll_con1);
  668. start = get_timer(0);
  669. while (!(readl(&clk->epll_con0) &
  670. (0x1 << EXYNOS5_EPLLCON0_LOCKED_SHIFT))) {
  671. if (get_timer(start) > TIMEOUT_EPLL_LOCK) {
  672. debug("%s: Timeout waiting for EPLL lock\n", __func__);
  673. return -1;
  674. }
  675. }
  676. return 0;
  677. }
  678. void exynos5_set_i2s_clk_source(void)
  679. {
  680. struct exynos5_clock *clk =
  681. (struct exynos5_clock *)samsung_get_base_clock();
  682. clrsetbits_le32(&clk->src_peric1, AUDIO1_SEL_MASK,
  683. (CLK_SRC_SCLK_EPLL));
  684. }
  685. int exynos5_set_i2s_clk_prescaler(unsigned int src_frq,
  686. unsigned int dst_frq)
  687. {
  688. struct exynos5_clock *clk =
  689. (struct exynos5_clock *)samsung_get_base_clock();
  690. unsigned int div;
  691. if ((dst_frq == 0) || (src_frq == 0)) {
  692. debug("%s: Invalid requency input for prescaler\n", __func__);
  693. debug("src frq = %d des frq = %d ", src_frq, dst_frq);
  694. return -1;
  695. }
  696. div = (src_frq / dst_frq);
  697. if (div > AUDIO_1_RATIO_MASK) {
  698. debug("%s: Frequency ratio is out of range\n", __func__);
  699. debug("src frq = %d des frq = %d ", src_frq, dst_frq);
  700. return -1;
  701. }
  702. clrsetbits_le32(&clk->div_peric4, AUDIO_1_RATIO_MASK,
  703. (div & AUDIO_1_RATIO_MASK));
  704. return 0;
  705. }
  706. unsigned long get_pll_clk(int pllreg)
  707. {
  708. if (cpu_is_exynos5())
  709. return exynos5_get_pll_clk(pllreg);
  710. else
  711. return exynos4_get_pll_clk(pllreg);
  712. }
  713. unsigned long get_arm_clk(void)
  714. {
  715. if (cpu_is_exynos5())
  716. return exynos5_get_arm_clk();
  717. else
  718. return exynos4_get_arm_clk();
  719. }
  720. unsigned long get_i2c_clk(void)
  721. {
  722. if (cpu_is_exynos5()) {
  723. return exynos5_get_i2c_clk();
  724. } else {
  725. debug("I2C clock is not set for this CPU\n");
  726. return 0;
  727. }
  728. }
  729. unsigned long get_pwm_clk(void)
  730. {
  731. if (cpu_is_exynos5())
  732. return exynos5_get_pwm_clk();
  733. else
  734. return exynos4_get_pwm_clk();
  735. }
  736. unsigned long get_uart_clk(int dev_index)
  737. {
  738. if (cpu_is_exynos5())
  739. return exynos5_get_uart_clk(dev_index);
  740. else
  741. return exynos4_get_uart_clk(dev_index);
  742. }
  743. void set_mmc_clk(int dev_index, unsigned int div)
  744. {
  745. if (cpu_is_exynos5())
  746. exynos5_set_mmc_clk(dev_index, div);
  747. else
  748. exynos4_set_mmc_clk(dev_index, div);
  749. }
  750. unsigned long get_lcd_clk(void)
  751. {
  752. if (cpu_is_exynos4())
  753. return exynos4_get_lcd_clk();
  754. else
  755. return exynos5_get_lcd_clk();
  756. }
  757. void set_lcd_clk(void)
  758. {
  759. if (cpu_is_exynos4())
  760. exynos4_set_lcd_clk();
  761. else
  762. exynos5_set_lcd_clk();
  763. }
  764. void set_mipi_clk(void)
  765. {
  766. if (cpu_is_exynos4())
  767. exynos4_set_mipi_clk();
  768. }
  769. int set_i2s_clk_prescaler(unsigned int src_frq, unsigned int dst_frq)
  770. {
  771. if (cpu_is_exynos5())
  772. return exynos5_set_i2s_clk_prescaler(src_frq, dst_frq);
  773. else
  774. return 0;
  775. }
  776. void set_i2s_clk_source(void)
  777. {
  778. if (cpu_is_exynos5())
  779. exynos5_set_i2s_clk_source();
  780. }
  781. int set_epll_clk(unsigned long rate)
  782. {
  783. if (cpu_is_exynos5())
  784. return exynos5_set_epll_clk(rate);
  785. else
  786. return 0;
  787. }