P3G4.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. /*
  2. * (C) Copyright 2001
  3. * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #include <asm/processor.h>
  29. #ifndef __ASSEMBLY__
  30. #include <galileo/core.h>
  31. #endif
  32. #include "../board/evb64260/local.h"
  33. /*
  34. * High Level Configuration Options
  35. * (easy to change)
  36. */
  37. #define CONFIG_P3G4 1 /* this is a P3G4 board */
  38. #define CFG_GT_6426x GT_64260 /* with a 64260 system controller */
  39. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115200 */
  40. #undef CONFIG_ECC /* enable ECC support */
  41. /* #define CONFIG_EVB64260_750CX 1 */ /* Support the EVB-64260-750CX Board */
  42. /* which initialization functions to call for this board */
  43. #define CONFIG_MISC_INIT_R 1
  44. #define CONFIG_BOARD_PRE_INIT 1
  45. #define CFG_BOARD_NAME "P3G4"
  46. #undef CFG_HUSH_PARSER
  47. #define CFG_PROMPT_HUSH_PS2 "> "
  48. /*
  49. * The following defines let you select what serial you want to use
  50. * for your console driver.
  51. *
  52. * to use the MPSC, #define CONFIG_MPSC. If you have wired up another
  53. * mpsc channel, change CONFIG_MPSC_PORT to the desired value.
  54. */
  55. #define CONFIG_MPSC
  56. #define CONFIG_MPSC_PORT 1
  57. #define CONFIG_NET_MULTI /* attempt all available adapters */
  58. /* define this if you want to enable GT MAC filtering */
  59. #define CONFIG_GT_USE_MAC_HASH_TABLE
  60. #undef CONFIG_ETHER_PORT_MII /* use RMII */
  61. #if 1
  62. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  63. #else
  64. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  65. #endif
  66. #define CONFIG_ZERO_BOOTDELAY_CHECK
  67. #undef CONFIG_BOOTARGS
  68. #define CONFIG_BOOTCOMMAND \
  69. "bootp;" \
  70. "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath " \
  71. "ip=$ipaddr:$serverip:$gatewayip:" \
  72. "$netmask:$hostname:eth0:none;" \
  73. "bootm"
  74. #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
  75. #define CFG_LOADS_BAUD_CHANGE /* allow baudrate changes */
  76. #undef CONFIG_WATCHDOG /* watchdog disabled */
  77. #undef CONFIG_ALTIVEC /* undef to disable */
  78. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
  79. CONFIG_BOOTP_BOOTFILESIZE)
  80. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  81. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_ASKENV)
  82. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  83. #include <cmd_confdefs.h>
  84. /*
  85. * Miscellaneous configurable options
  86. */
  87. #define CFG_LONGHELP /* undef to save memory */
  88. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  89. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  90. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  91. #else
  92. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  93. #endif
  94. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  95. #define CFG_MAXARGS 16 /* max number of command args */
  96. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  97. #define CFG_MEMTEST_START 0x00400000 /* memtest works on */
  98. #define CFG_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */
  99. #define CFG_LOAD_ADDR 0x00300000 /* default load address */
  100. #define CFG_HZ 1000 /* decr freq: 1ms ticks */
  101. #define CFG_BUS_HZ 133000000 /* 133 MHz */
  102. #define CFG_BUS_CLK CFG_BUS_HZ
  103. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  104. /*
  105. * Low Level Configuration Settings
  106. * (address mappings, register initial values, etc.)
  107. * You should know what you are doing if you make changes here.
  108. */
  109. /*-----------------------------------------------------------------------
  110. * Definitions for initial stack pointer and data area
  111. */
  112. #define CFG_INIT_RAM_ADDR 0x40000000
  113. #define CFG_INIT_RAM_END 0x1000
  114. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for init data */
  115. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  116. #define CFG_INIT_RAM_LOCK
  117. /*-----------------------------------------------------------------------
  118. * Start addresses for the final memory configuration
  119. * (Set up by the startup code)
  120. * Please note that CFG_SDRAM_BASE _must_ start at 0
  121. */
  122. #define CFG_SDRAM_BASE 0x00000000
  123. #define CFG_FLASH_BASE 0xff000000
  124. #define CFG_RESET_ADDRESS 0xfff00100
  125. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  126. #define CFG_MONITOR_BASE TEXT_BASE
  127. #define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc */
  128. /* areas to map different things with the GT in physical space */
  129. #define CFG_DRAM_BANKS 1
  130. #define CFG_DFL_GT_REGS 0x14000000 /* boot time GT_REGS */
  131. /* What to put in the bats. */
  132. #define CFG_MISC_REGION_BASE 0xf0000000
  133. /* Peripheral Device section */
  134. #define CFG_GT_REGS 0xf8000000
  135. #define CFG_DEV_BASE 0xff000000
  136. #define CFG_DEV0_SPACE CFG_DEV_BASE
  137. #define CFG_DEV1_SPACE (CFG_DEV0_SPACE + CFG_DEV0_SIZE)
  138. #define CFG_DEV2_SPACE (CFG_DEV1_SPACE + CFG_DEV1_SIZE)
  139. #define CFG_DEV3_SPACE (CFG_DEV2_SPACE + CFG_DEV2_SIZE)
  140. #define CFG_DEV0_SIZE _8M /* Flash bank */
  141. #define CFG_DEV1_SIZE 0 /* unused */
  142. #define CFG_DEV2_SIZE 0 /* unused */
  143. #define CFG_DEV3_SIZE 0 /* unused */
  144. #define CFG_16BIT_BOOT_PAR 0xc01b5e7c
  145. #define CFG_DEV0_PAR CFG_16BIT_BOOT_PAR
  146. #if 0 /* Wrong?? NTL */
  147. #define CFG_MPP_CONTROL_0 0x53541717 /* InitAct EOT[4] DBurst TCEn[1] */
  148. /* DMAAck[1:0] GNT0[1:0] */
  149. #else
  150. #define CFG_MPP_CONTROL_0 0x53547777 /* InitAct EOT[4] DBurst TCEn[1] */
  151. /* REQ0[1:0] GNT0[1:0] */
  152. #endif
  153. #define CFG_MPP_CONTROL_1 0x44009911 /* TCEn[4] TCTcnt[4] GPP[13:12] */
  154. /* DMAReq[4] DMAAck[4] WDNMI WDE */
  155. #if 0 /* Wrong?? NTL */
  156. #define CFG_MPP_CONTROL_2 0x40091818 /* TCTcnt[0] GPP[22:21] BClkIn */
  157. /* DMAAck[1:0] GNT1[1:0] */
  158. #else
  159. #define CFG_MPP_CONTROL_2 0x40098888 /* TCTcnt[0] */
  160. /* GPP[22] (RS232IntB or PCI1Int) */
  161. /* GPP[21] (RS323IntA) */
  162. /* BClkIn */
  163. /* REQ1[1:0] GNT1[1:0] */
  164. #endif
  165. #if 0 /* Wrong?? NTL */
  166. # define CFG_MPP_CONTROL_3 0x00090066 /* GPP[31:29] BClkOut0 */
  167. /* GPP[27:26] Int[1:0] */
  168. #else
  169. # define CFG_MPP_CONTROL_3 0x22090066 /* MREQ MGNT */
  170. /* GPP[29] (PCI1Int) */
  171. /* BClkOut0 */
  172. /* GPP[27] (PCI0Int) */
  173. /* GPP[26] (RtcInt or PCI1Int) */
  174. /* CPUInt[25:24] */
  175. #endif
  176. #define CFG_SERIAL_PORT_MUX 0x00001102 /* 11=MPSC1/MPSC0 02=ETH 0 and 2 RMII */
  177. #if 0 /* Wrong?? - NTL */
  178. # define CFG_GPP_LEVEL_CONTROL 0x000002c6
  179. #else
  180. # define CFG_GPP_LEVEL_CONTROL 0x2c600000 /* 0010 1100 0110 0000 */
  181. /* gpp[29] */
  182. /* gpp[27:26] */
  183. /* gpp[22:21] */
  184. # define CFG_SDRAM_CONFIG 0xd8e18200 /* 0x448 */
  185. /* idmas use buffer 1,1
  186. comm use buffer 0
  187. pci use buffer 1,1
  188. cpu use buffer 0
  189. normal load (see also ifdef HVL)
  190. standard SDRAM (see also ifdef REG)
  191. non staggered refresh */
  192. /* 31:26 25 23 20 19 18 16 */
  193. /* 110110 00 111 0 0 00 1 */
  194. /* refresh_count=0x200
  195. phisical interleaving disable
  196. virtual interleaving enable */
  197. /* 15 14 13:0 */
  198. /* 1 0 0x200 */
  199. #endif
  200. #if 0
  201. #define CFG_DUART_IO CFG_DEV2_SPACE
  202. #define CFG_DUART_CHAN 1 /* channel to use for console */
  203. #endif
  204. #undef CFG_INIT_CHAN1
  205. #undef CFG_INIT_CHAN2
  206. #if 0
  207. #define SRAM_BASE CFG_DEV0_SPACE
  208. #define SRAM_SIZE 0x00100000 /* 1 MB of sram */
  209. #endif
  210. /*-----------------------------------------------------------------------
  211. * PCI stuff
  212. *-----------------------------------------------------------------------
  213. */
  214. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  215. #define PCI_HOST_FORCE 1 /* configure as pci host */
  216. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  217. #define CONFIG_PCI /* include pci support */
  218. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  219. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  220. /* PCI MEMORY MAP section */
  221. #define CFG_PCI0_MEM_BASE 0x80000000
  222. #define CFG_PCI0_MEM_SIZE _128M
  223. #define CFG_PCI1_MEM_BASE 0x88000000
  224. #define CFG_PCI1_MEM_SIZE _128M
  225. #define CFG_PCI0_0_MEM_SPACE (CFG_PCI0_MEM_BASE)
  226. #define CFG_PCI1_0_MEM_SPACE (CFG_PCI1_MEM_BASE)
  227. /* PCI I/O MAP section */
  228. #define CFG_PCI0_IO_BASE 0xfa000000
  229. #define CFG_PCI0_IO_SIZE _16M
  230. #define CFG_PCI1_IO_BASE 0xfb000000
  231. #define CFG_PCI1_IO_SIZE _16M
  232. #define CFG_PCI0_IO_SPACE (CFG_PCI0_IO_BASE)
  233. #define CFG_PCI0_IO_SPACE_PCI 0x00000000
  234. #define CFG_PCI1_IO_SPACE (CFG_PCI1_IO_BASE)
  235. #define CFG_PCI1_IO_SPACE_PCI 0x00000000
  236. /*----------------------------------------------------------------------
  237. * Initial BAT mappings
  238. */
  239. /* NOTES:
  240. * 1) GUARDED and WRITE_THRU not allowed in IBATS
  241. * 2) CACHEINHIBIT and WRITETHROUGH not allowed together in same BAT
  242. */
  243. /* SDRAM */
  244. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
  245. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  246. #define CFG_DBAT0L (CFG_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  247. #define CFG_DBAT0U CFG_IBAT0U
  248. /* init ram */
  249. #define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
  250. #define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  251. #define CFG_DBAT1L CFG_IBAT1L
  252. #define CFG_DBAT1U CFG_IBAT1U
  253. /* PCI0, PCI1 in one BAT */
  254. #define CFG_IBAT2L BATL_NO_ACCESS
  255. #define CFG_IBAT2U CFG_DBAT2U
  256. #define CFG_DBAT2L (CFG_PCI0_MEM_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
  257. #define CFG_DBAT2U (CFG_PCI0_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  258. /* GT regs, bootrom, all the devices, PCI I/O */
  259. #define CFG_IBAT3L (CFG_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW)
  260. #define CFG_IBAT3U (CFG_MISC_REGION_BASE | BATU_VS | BATU_VP | BATU_BL_256M)
  261. #define CFG_DBAT3L (CFG_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
  262. #define CFG_DBAT3U CFG_IBAT3U
  263. /* I2C speed and slave address (for compatability) defaults */
  264. #define CFG_I2C_SPEED 400000
  265. #define CFG_I2C_SLAVE 0x7F
  266. /* I2C addresses for the two DIMM SPD chips */
  267. #ifndef CONFIG_EVB64260_750CX
  268. #define DIMM0_I2C_ADDR 0x56
  269. #define DIMM1_I2C_ADDR 0x54
  270. #else /* CONFIG_EVB64260_750CX - only has 1 DIMM */
  271. #define DIMM0_I2C_ADDR 0x54
  272. #define DIMM1_I2C_ADDR 0x54
  273. #endif
  274. /*
  275. * For booting Linux, the board info and command line data
  276. * have to be in the first 8 MB of memory, since this is
  277. * the maximum mapped by the Linux kernel during initialization.
  278. */
  279. #define CFG_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */
  280. /*-----------------------------------------------------------------------
  281. * FLASH organization
  282. */
  283. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  284. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  285. #define CFG_EXTRA_FLASH_DEVICE BOOT_DEVICE
  286. #define CFG_EXTRA_FLASH_WIDTH 2 /* 16 bit */
  287. #define CFG_BOOT_FLASH_WIDTH 2 /* 16 bit */
  288. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  289. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  290. #define CFG_FLASH_CFI 1
  291. #define CFG_ENV_IS_IN_FLASH 1
  292. #define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
  293. #define CFG_ENV_SECT_SIZE 0x20000
  294. #define CFG_ENV_ADDR 0xFFFE0000
  295. /*-----------------------------------------------------------------------
  296. * Cache Configuration
  297. */
  298. #define CFG_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */
  299. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  300. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  301. #endif
  302. /*-----------------------------------------------------------------------
  303. * L2CR setup -- make sure this is right for your board!
  304. * look in include/74xx_7xx.h for the defines used here
  305. */
  306. #define CFG_L2
  307. #define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \
  308. L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT)
  309. #define L2_ENABLE (L2_INIT | L2CR_L2E)
  310. /*
  311. * Internal Definitions
  312. *
  313. * Boot Flags
  314. */
  315. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  316. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  317. #define CFG_BOARD_ASM_INIT 1
  318. #endif /* __CONFIG_H */