MPC8548CDS.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598
  1. /*
  2. * Copyright 2004, 2007 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8548cds board configuration file
  24. *
  25. * Please refer to doc/README.mpc85xxcds for more info.
  26. *
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /* High Level Configuration Options */
  31. #define CONFIG_BOOKE 1 /* BOOKE */
  32. #define CONFIG_E500 1 /* BOOKE e500 family */
  33. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
  34. #define CONFIG_MPC8548 1 /* MPC8548 specific */
  35. #define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
  36. #define CONFIG_PCI /* enable any pci type devices */
  37. #define CONFIG_PCI1 /* PCI controller 1 */
  38. #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
  39. #undef CONFIG_RIO
  40. #undef CONFIG_PCI2
  41. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  42. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  43. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  44. #define CONFIG_ENV_OVERWRITE
  45. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  46. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  47. #undef CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  48. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  49. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  50. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  51. #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
  52. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  53. /*
  54. * When initializing flash, if we cannot find the manufacturer ID,
  55. * assume this is the AMD flash associated with the CDS board.
  56. * This allows booting from a promjet.
  57. */
  58. #define CONFIG_ASSUME_AMD_FLASH
  59. #define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */
  60. #ifndef __ASSEMBLY__
  61. extern unsigned long get_clock_freq(void);
  62. #endif
  63. #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
  64. /*
  65. * These can be toggled for performance analysis, otherwise use default.
  66. */
  67. #define CONFIG_L2_CACHE /* toggle L2 cache */
  68. #define CONFIG_BTB /* toggle branch predition */
  69. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  70. #define CONFIG_CLEAR_LAW0 /* Clear LAW0 in cpu_init_r */
  71. /*
  72. * Only possible on E500 Version 2 or newer cores.
  73. */
  74. #define CONFIG_ENABLE_36BIT_PHYS 1
  75. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  76. #undef CFG_DRAM_TEST /* memory test, takes time */
  77. #define CFG_MEMTEST_START 0x00200000 /* memtest works on */
  78. #define CFG_MEMTEST_END 0x00400000
  79. /*
  80. * Base addresses -- Note these are effective addresses where the
  81. * actual resources get mapped (not physical addresses)
  82. */
  83. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  84. #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  85. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  86. #define CFG_PCI1_ADDR (CFG_CCSRBAR+0x8000)
  87. #define CFG_PCI2_ADDR (CFG_CCSRBAR+0x9000)
  88. #define CFG_PCIE1_ADDR (CFG_CCSRBAR+0xa000)
  89. /*
  90. * DDR Setup
  91. */
  92. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  93. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  94. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  95. /*
  96. * Make sure required options are set
  97. */
  98. #ifndef CONFIG_SPD_EEPROM
  99. #error ("CONFIG_SPD_EEPROM is required")
  100. #endif
  101. #undef CONFIG_CLOCKS_IN_MHZ
  102. /*
  103. * Local Bus Definitions
  104. */
  105. /*
  106. * FLASH on the Local Bus
  107. * Two banks, 8M each, using the CFI driver.
  108. * Boot from BR0/OR0 bank at 0xff00_0000
  109. * Alternate BR1/OR1 bank at 0xff80_0000
  110. *
  111. * BR0, BR1:
  112. * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
  113. * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
  114. * Port Size = 16 bits = BRx[19:20] = 10
  115. * Use GPCM = BRx[24:26] = 000
  116. * Valid = BRx[31] = 1
  117. *
  118. * 0 4 8 12 16 20 24 28
  119. * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
  120. * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
  121. *
  122. * OR0, OR1:
  123. * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
  124. * Reserved ORx[17:18] = 11, confusion here?
  125. * CSNT = ORx[20] = 1
  126. * ACS = half cycle delay = ORx[21:22] = 11
  127. * SCY = 6 = ORx[24:27] = 0110
  128. * TRLX = use relaxed timing = ORx[29] = 1
  129. * EAD = use external address latch delay = OR[31] = 1
  130. *
  131. * 0 4 8 12 16 20 24 28
  132. * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
  133. */
  134. #define CFG_BOOT_BLOCK 0xff000000 /* boot TLB block */
  135. #define CFG_FLASH_BASE CFG_BOOT_BLOCK /* start of FLASH 16M */
  136. #define CFG_BR0_PRELIM 0xff801001
  137. #define CFG_BR1_PRELIM 0xff001001
  138. #define CFG_OR0_PRELIM 0xff806e65
  139. #define CFG_OR1_PRELIM 0xff806e65
  140. #define CFG_FLASH_BANKS_LIST {0xff800000, CFG_FLASH_BASE}
  141. #define CFG_MAX_FLASH_BANKS 2 /* number of banks */
  142. #define CFG_MAX_FLASH_SECT 128 /* sectors per device */
  143. #undef CFG_FLASH_CHECKSUM
  144. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  145. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  146. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  147. #define CFG_FLASH_CFI_DRIVER
  148. #define CFG_FLASH_CFI
  149. #define CFG_FLASH_EMPTY_INFO
  150. /*
  151. * SDRAM on the Local Bus
  152. */
  153. #define CFG_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
  154. #define CFG_LBC_CACHE_SIZE 64
  155. #define CFG_LBC_NONCACHE_BASE 0xf8000000 /* Localbus non-cacheable */
  156. #define CFG_LBC_NONCACHE_SIZE 64
  157. #define CFG_LBC_SDRAM_BASE CFG_LBC_CACHE_BASE /* Localbus SDRAM */
  158. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  159. /*
  160. * Base Register 2 and Option Register 2 configure SDRAM.
  161. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  162. *
  163. * For BR2, need:
  164. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  165. * port-size = 32-bits = BR2[19:20] = 11
  166. * no parity checking = BR2[21:22] = 00
  167. * SDRAM for MSEL = BR2[24:26] = 011
  168. * Valid = BR[31] = 1
  169. *
  170. * 0 4 8 12 16 20 24 28
  171. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  172. *
  173. * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
  174. * FIXME: the top 17 bits of BR2.
  175. */
  176. #define CFG_BR2_PRELIM 0xf0001861
  177. /*
  178. * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
  179. *
  180. * For OR2, need:
  181. * 64MB mask for AM, OR2[0:7] = 1111 1100
  182. * XAM, OR2[17:18] = 11
  183. * 9 columns OR2[19-21] = 010
  184. * 13 rows OR2[23-25] = 100
  185. * EAD set for extra time OR[31] = 1
  186. *
  187. * 0 4 8 12 16 20 24 28
  188. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  189. */
  190. #define CFG_OR2_PRELIM 0xfc006901
  191. #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  192. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  193. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  194. #define CFG_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
  195. /*
  196. * LSDMR masks
  197. */
  198. #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
  199. #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
  200. #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
  201. #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
  202. #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
  203. #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
  204. #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
  205. #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
  206. #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
  207. #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
  208. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  209. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  210. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  211. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  212. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  213. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  214. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  215. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  216. /*
  217. * Common settings for all Local Bus SDRAM commands.
  218. * At run time, either BSMA1516 (for CPU 1.1)
  219. * or BSMA1617 (for CPU 1.0) (old)
  220. * is OR'ed in too.
  221. */
  222. #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFCR16 \
  223. | CFG_LBC_LSDMR_PRETOACT7 \
  224. | CFG_LBC_LSDMR_ACTTORW7 \
  225. | CFG_LBC_LSDMR_BL8 \
  226. | CFG_LBC_LSDMR_WRC4 \
  227. | CFG_LBC_LSDMR_CL3 \
  228. | CFG_LBC_LSDMR_RFEN \
  229. )
  230. /*
  231. * The CADMUS registers are connected to CS3 on CDS.
  232. * The new memory map places CADMUS at 0xf8000000.
  233. *
  234. * For BR3, need:
  235. * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
  236. * port-size = 8-bits = BR[19:20] = 01
  237. * no parity checking = BR[21:22] = 00
  238. * GPMC for MSEL = BR[24:26] = 000
  239. * Valid = BR[31] = 1
  240. *
  241. * 0 4 8 12 16 20 24 28
  242. * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
  243. *
  244. * For OR3, need:
  245. * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
  246. * disable buffer ctrl OR[19] = 0
  247. * CSNT OR[20] = 1
  248. * ACS OR[21:22] = 11
  249. * XACS OR[23] = 1
  250. * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
  251. * SETA OR[28] = 0
  252. * TRLX OR[29] = 1
  253. * EHTR OR[30] = 1
  254. * EAD extra time OR[31] = 1
  255. *
  256. * 0 4 8 12 16 20 24 28
  257. * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
  258. */
  259. #define CADMUS_BASE_ADDR 0xf8000000
  260. #define CFG_BR3_PRELIM 0xf8000801
  261. #define CFG_OR3_PRELIM 0xfff00ff7
  262. #define CONFIG_L1_INIT_RAM
  263. #define CFG_INIT_RAM_LOCK 1
  264. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  265. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  266. #define CFG_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
  267. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  268. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  269. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  270. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  271. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  272. /* Serial Port */
  273. #define CONFIG_CONS_INDEX 2
  274. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  275. #define CFG_NS16550
  276. #define CFG_NS16550_SERIAL
  277. #define CFG_NS16550_REG_SIZE 1
  278. #define CFG_NS16550_CLK get_bus_freq(0)
  279. #define CFG_BAUDRATE_TABLE \
  280. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  281. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  282. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  283. /* Use the HUSH parser */
  284. #define CFG_HUSH_PARSER
  285. #ifdef CFG_HUSH_PARSER
  286. #define CFG_PROMPT_HUSH_PS2 "> "
  287. #endif
  288. /* pass open firmware flat tree */
  289. #define CONFIG_OF_LIBFDT 1
  290. #define CONFIG_OF_BOARD_SETUP 1
  291. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  292. /*
  293. * I2C
  294. */
  295. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  296. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  297. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  298. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  299. #define CFG_I2C_EEPROM_ADDR 0x57
  300. #define CFG_I2C_SLAVE 0x7F
  301. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  302. #define CFG_I2C_OFFSET 0x3000
  303. /*
  304. * General PCI
  305. * Memory space is mapped 1-1, but I/O space must start from 0.
  306. */
  307. #define CFG_PCI_PHYS 0x80000000 /* 1G PCI TLB */
  308. #define CFG_PCI1_MEM_BASE 0x80000000
  309. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  310. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  311. #define CFG_PCI1_IO_BASE 0x00000000
  312. #define CFG_PCI1_IO_PHYS 0xe2000000
  313. #define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
  314. #ifdef CONFIG_PCI2
  315. #define CFG_PCI2_MEM_BASE 0xa0000000
  316. #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
  317. #define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */
  318. #define CFG_PCI2_IO_BASE 0x00000000
  319. #define CFG_PCI2_IO_PHYS 0xe2800000
  320. #define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */
  321. #endif
  322. #ifdef CONFIG_PCIE1
  323. #define CFG_PCIE1_MEM_BASE 0xa0000000
  324. #define CFG_PCIE1_MEM_PHYS CFG_PCIE1_MEM_BASE
  325. #define CFG_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  326. #define CFG_PCIE1_IO_BASE 0x00000000
  327. #define CFG_PCIE1_IO_PHYS 0xe3000000
  328. #define CFG_PCIE1_IO_SIZE 0x00100000 /* 1M */
  329. #endif
  330. #ifdef CONFIG_RIO
  331. /*
  332. * RapidIO MMU
  333. */
  334. #define CFG_RIO_MEM_BASE 0xC0000000
  335. #define CFG_RIO_MEM_SIZE 0x20000000 /* 512M */
  336. #endif
  337. #ifdef CONFIG_LEGACY
  338. #define BRIDGE_ID 17
  339. #define VIA_ID 2
  340. #else
  341. #define BRIDGE_ID 28
  342. #define VIA_ID 4
  343. #endif
  344. #if defined(CONFIG_PCI)
  345. #define CONFIG_NET_MULTI
  346. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  347. #undef CONFIG_EEPRO100
  348. #undef CONFIG_TULIP
  349. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  350. /* PCI view of System Memory */
  351. #define CFG_PCI_MEMORY_BUS 0x00000000
  352. #define CFG_PCI_MEMORY_PHYS 0x00000000
  353. #define CFG_PCI_MEMORY_SIZE 0x80000000
  354. #endif /* CONFIG_PCI */
  355. #if defined(CONFIG_TSEC_ENET)
  356. #ifndef CONFIG_NET_MULTI
  357. #define CONFIG_NET_MULTI 1
  358. #endif
  359. #define CONFIG_MII 1 /* MII PHY management */
  360. #define CONFIG_TSEC1 1
  361. #define CONFIG_TSEC1_NAME "eTSEC0"
  362. #define CONFIG_TSEC2 1
  363. #define CONFIG_TSEC2_NAME "eTSEC1"
  364. #define CONFIG_TSEC3 1
  365. #define CONFIG_TSEC3_NAME "eTSEC2"
  366. #define CONFIG_TSEC4
  367. #define CONFIG_TSEC4_NAME "eTSEC3"
  368. #undef CONFIG_MPC85XX_FEC
  369. #define TSEC1_PHY_ADDR 0
  370. #define TSEC2_PHY_ADDR 1
  371. #define TSEC3_PHY_ADDR 2
  372. #define TSEC4_PHY_ADDR 3
  373. #define TSEC1_PHYIDX 0
  374. #define TSEC2_PHYIDX 0
  375. #define TSEC3_PHYIDX 0
  376. #define TSEC4_PHYIDX 0
  377. #define TSEC1_FLAGS TSEC_GIGABIT
  378. #define TSEC2_FLAGS TSEC_GIGABIT
  379. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  380. #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  381. /* Options are: eTSEC[0-3] */
  382. #define CONFIG_ETHPRIME "eTSEC0"
  383. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  384. #endif /* CONFIG_TSEC_ENET */
  385. /*
  386. * Environment
  387. */
  388. #define CFG_ENV_IS_IN_FLASH 1
  389. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  390. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  391. #define CFG_ENV_SIZE 0x2000
  392. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  393. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  394. /*
  395. * BOOTP options
  396. */
  397. #define CONFIG_BOOTP_BOOTFILESIZE
  398. #define CONFIG_BOOTP_BOOTPATH
  399. #define CONFIG_BOOTP_GATEWAY
  400. #define CONFIG_BOOTP_HOSTNAME
  401. /*
  402. * Command line configuration.
  403. */
  404. #include <config_cmd_default.h>
  405. #define CONFIG_CMD_PING
  406. #define CONFIG_CMD_I2C
  407. #define CONFIG_CMD_MII
  408. #define CONFIG_CMD_ELF
  409. #if defined(CONFIG_PCI)
  410. #define CONFIG_CMD_PCI
  411. #endif
  412. #undef CONFIG_WATCHDOG /* watchdog disabled */
  413. /*
  414. * Miscellaneous configurable options
  415. */
  416. #define CFG_LONGHELP /* undef to save memory */
  417. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  418. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  419. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  420. #if defined(CONFIG_CMD_KGDB)
  421. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  422. #else
  423. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  424. #endif
  425. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  426. #define CFG_MAXARGS 16 /* max number of command args */
  427. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  428. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  429. /*
  430. * For booting Linux, the board info and command line data
  431. * have to be in the first 8 MB of memory, since this is
  432. * the maximum mapped by the Linux kernel during initialization.
  433. */
  434. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  435. /*
  436. * Internal Definitions
  437. *
  438. * Boot Flags
  439. */
  440. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  441. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  442. #if defined(CONFIG_CMD_KGDB)
  443. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  444. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  445. #endif
  446. /*
  447. * Environment Configuration
  448. */
  449. /* The mac addresses for all ethernet interface */
  450. #if defined(CONFIG_TSEC_ENET)
  451. #define CONFIG_HAS_ETH0
  452. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  453. #define CONFIG_HAS_ETH1
  454. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  455. #define CONFIG_HAS_ETH2
  456. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  457. #define CONFIG_HAS_ETH3
  458. #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
  459. #endif
  460. #define CONFIG_IPADDR 192.168.1.253
  461. #define CONFIG_HOSTNAME unknown
  462. #define CONFIG_ROOTPATH /nfsroot
  463. #define CONFIG_BOOTFILE 8548cds/uImage.uboot
  464. #define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
  465. #define CONFIG_SERVERIP 192.168.1.1
  466. #define CONFIG_GATEWAYIP 192.168.1.1
  467. #define CONFIG_NETMASK 255.255.255.0
  468. #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
  469. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  470. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  471. #define CONFIG_BAUDRATE 115200
  472. #define CONFIG_EXTRA_ENV_SETTINGS \
  473. "netdev=eth0\0" \
  474. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  475. "tftpflash=tftpboot $loadaddr $uboot; " \
  476. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  477. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  478. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  479. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  480. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  481. "consoledev=ttyS1\0" \
  482. "ramdiskaddr=2000000\0" \
  483. "ramdiskfile=ramdisk.uboot\0" \
  484. "fdtaddr=c00000\0" \
  485. "fdtfile=mpc8548cds.dtb\0"
  486. #define CONFIG_NFSBOOTCOMMAND \
  487. "setenv bootargs root=/dev/nfs rw " \
  488. "nfsroot=$serverip:$rootpath " \
  489. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  490. "console=$consoledev,$baudrate $othbootargs;" \
  491. "tftp $loadaddr $bootfile;" \
  492. "tftp $fdtaddr $fdtfile;" \
  493. "bootm $loadaddr - $fdtaddr"
  494. #define CONFIG_RAMBOOTCOMMAND \
  495. "setenv bootargs root=/dev/ram rw " \
  496. "console=$consoledev,$baudrate $othbootargs;" \
  497. "tftp $ramdiskaddr $ramdiskfile;" \
  498. "tftp $loadaddr $bootfile;" \
  499. "tftp $fdtaddr $fdtfile;" \
  500. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  501. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  502. #endif /* __CONFIG_H */