cmc_pu2.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * Rick Bronson <rick@efn.org>
  3. *
  4. * Configuation settings for the AT91RM9200DK board.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. /*
  27. * If we are developing, we might want to start armboot from ram
  28. * so we MUST NOT initialize critical regs like mem-timing ...
  29. */
  30. #define CONFIG_INIT_CRITICAL /* undef for developing */
  31. /* ARM asynchronous clock */
  32. #define AT91C_MAIN_CLOCK 179712000 /* from 18.432 MHz crystal (18432000 / 4 * 39) */
  33. #define AT91C_MASTER_CLOCK 59904000 /* peripheral clock (AT91C_MASTER_CLOCK / 3) */
  34. /* #define AT91C_MASTER_CLOCK 44928000 */ /* peripheral clock (AT91C_MASTER_CLOCK / 4) */
  35. #define AT91_SLOW_CLOCK 32768 /* slow clock */
  36. #define CONFIG_AT91RM9200DK 1 /* on an AT91RM9200DK Board */
  37. #define CONFIG_CMC_PU2 1 /* on an CMC_PU2 Board */
  38. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  39. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  40. #define CONFIG_SETUP_MEMORY_TAGS 1
  41. #define CONFIG_INITRD_TAG 1
  42. /* define this to include the functionality of boot.bin in u-boot */
  43. #undef CONFIG_BOOTBINFUNC
  44. /*
  45. * Size of malloc() pool
  46. */
  47. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  48. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  49. #define CONFIG_BAUDRATE 9600
  50. #define CFG_AT91C_BRGR_DIVISOR 390 /* hardcode so no __divsi3 : AT91C_MASTER_CLOCK /(baudrate * 16) */
  51. /*
  52. * Hardware drivers
  53. */
  54. /* define one of these to choose the DBGU, USART0 or USART1 as console */
  55. #undef CONFIG_DBGU
  56. #undef CONFIG_USART0
  57. #define CONFIG_USART1
  58. #undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
  59. #undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
  60. #define CONFIG_HARD_I2C
  61. #ifdef CONFIG_HARD_I2C
  62. #define CFG_I2C_SPEED 0 /* not used */
  63. #define CFG_I2C_SLAVE 0 /* not used */
  64. #define CONFIG_RTC_RS5C372A /* RICOH I2C RTC */
  65. #define CFG_I2C_RTC_ADDR 0x32
  66. #define CFG_I2C_EEPROM_ADDR 0x50
  67. #define CFG_I2C_EEPROM_ADDR_LEN 1
  68. #define CFG_I2C_EEPROM_ADDR_OVERFLOW
  69. #endif
  70. #define CONFIG_BOOTDELAY 3
  71. /* #define CONFIG_ENV_OVERWRITE 1 */
  72. #ifdef CONFIG_HARD_I2C
  73. #define CONFIG_COMMANDS \
  74. ((CONFIG_CMD_DFL | \
  75. CFG_CMD_I2C | \
  76. CFG_CMD_EEPROM | \
  77. CFG_CMD_DHCP ) & \
  78. ~(CFG_CMD_BDI | \
  79. CFG_CMD_IMI | \
  80. CFG_CMD_AUTOSCRIPT | \
  81. CFG_CMD_FPGA | \
  82. CFG_CMD_MISC | \
  83. CFG_CMD_LOADS ))
  84. #else
  85. #define CONFIG_COMMANDS \
  86. ((CONFIG_CMD_DFL | \
  87. CFG_CMD_DHCP ) & \
  88. ~(CFG_CMD_BDI | \
  89. CFG_CMD_IMI | \
  90. CFG_CMD_AUTOSCRIPT | \
  91. CFG_CMD_FPGA | \
  92. CFG_CMD_MISC | \
  93. CFG_CMD_LOADS ))
  94. #endif
  95. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  96. #include <cmd_confdefs.h>
  97. #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  98. #define SECTORSIZE 512
  99. #define ADDR_COLUMN 1
  100. #define ADDR_PAGE 2
  101. #define ADDR_COLUMN_PAGE 3
  102. #define NAND_ChipID_UNKNOWN 0x00
  103. #define NAND_MAX_FLOORS 1
  104. #define NAND_MAX_CHIPS 1
  105. #define AT91_SMART_MEDIA_ALE (1 << 22) /* our ALE is AD22 */
  106. #define AT91_SMART_MEDIA_CLE (1 << 21) /* our CLE is AD21 */
  107. #define NAND_DISABLE_CE(nand) do { *AT91C_PIOC_SODR = AT91C_PIO_PC0;} while(0)
  108. #define NAND_ENABLE_CE(nand) do { *AT91C_PIOC_CODR = AT91C_PIO_PC0;} while(0)
  109. #define NAND_WAIT_READY(nand) while (!(*AT91C_PIOC_PDSR & AT91C_PIO_PC2))
  110. #define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | AT91_SMART_MEDIA_CLE) = (__u8)(d); } while(0)
  111. #define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | AT91_SMART_MEDIA_ALE) = (__u8)(d); } while(0)
  112. #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
  113. #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
  114. /* the following are NOP's in our implementation */
  115. #define NAND_CTL_CLRALE(nandptr)
  116. #define NAND_CTL_SETALE(nandptr)
  117. #define NAND_CTL_CLRCLE(nandptr)
  118. #define NAND_CTL_SETCLE(nandptr)
  119. #define CONFIG_NR_DRAM_BANKS 1
  120. #define PHYS_SDRAM 0x20000000
  121. #define PHYS_SDRAM_SIZE 0x2000000 /* 32 megs */
  122. #define CFG_MEMTEST_START PHYS_SDRAM
  123. #define CFG_MEMTEST_END CFG_MEMTEST_START + PHYS_SDRAM_SIZE - 262144
  124. #define CONFIG_DRIVER_ETHER
  125. #define CONFIG_NET_RETRY_COUNT 20
  126. #define CONFIG_AT91C_USE_RMII
  127. #define CONFIG_HAS_DATAFLASH 1
  128. #define CFG_SPI_WRITE_TOUT (5*CFG_HZ)
  129. #define CFG_MAX_DATAFLASH_BANKS 2
  130. #define CFG_MAX_DATAFLASH_PAGES 16384
  131. #define CFG_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* Logical adress for CS0 */
  132. #define CFG_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* Logical adress for CS3 */
  133. #define PHYS_FLASH_1 0x10000000
  134. #define PHYS_FLASH_SIZE 0x200000 /* 2 megs main flash */
  135. #define CFG_FLASH_BASE PHYS_FLASH_1
  136. #define CFG_MAX_FLASH_BANKS 1
  137. #define CFG_MAX_FLASH_SECT 256
  138. #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
  139. #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
  140. #undef CFG_ENV_IS_IN_DATAFLASH
  141. #ifdef CFG_ENV_IS_IN_DATAFLASH
  142. #define CFG_ENV_OFFSET 0x20000
  143. #define CFG_ENV_ADDR (CFG_DATAFLASH_LOGIC_ADDR_CS0 + CFG_ENV_OFFSET)
  144. #define CFG_ENV_SIZE 0x2000 /* 0x8000 */
  145. #else
  146. #define CFG_ENV_IS_IN_FLASH 1
  147. #define CFG_ENV_ADDR (PHYS_FLASH_1 + 0xe000) /* 0x10000 */
  148. #define CFG_ENV_SIZE 0x2000 /* 0x8000 */
  149. #endif
  150. #define CFG_LOAD_ADDR 0x21000000 /* default load address */
  151. #define CFG_BOOT_SIZE 0x6000 /* 24 KBytes */
  152. #define CFG_U_BOOT_BASE (PHYS_FLASH_1 + 0x10000)
  153. #define CFG_U_BOOT_SIZE 0x10000 /* 64 KBytes */
  154. #define CFG_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 }
  155. #define CFG_PROMPT "U-Boot> " /* Monitor Command Prompt */
  156. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  157. #define CFG_MAXARGS 16 /* max number of command args */
  158. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  159. #ifndef __ASSEMBLY__
  160. /*-----------------------------------------------------------------------
  161. * Board specific extension for bd_info
  162. *
  163. * This structure is embedded in the global bd_info (bd_t) structure
  164. * and can be used by the board specific code (eg board/...)
  165. */
  166. struct bd_info_ext {
  167. /* helper variable for board environment handling
  168. *
  169. * env_crc_valid == 0 => uninitialised
  170. * env_crc_valid > 0 => environment crc in flash is valid
  171. * env_crc_valid < 0 => environment crc in flash is invalid
  172. */
  173. int env_crc_valid;
  174. };
  175. #endif
  176. #define CFG_HZ AT91C_MASTER_CLOCK/2 /* AT91C_TC0_CMR is implicitly set to */
  177. /* AT91C_TC_TIMER_DIV1_CLOCK */
  178. #define CONFIG_STACKSIZE (32*1024) /* regular stack */
  179. #ifdef CONFIG_USE_IRQ
  180. #error CONFIG_USE_IRQ not supported
  181. #endif
  182. #endif