AT91RM9200.h 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619
  1. /*
  2. * (C) Copyright 2003
  3. * AT91RM9200 definitions
  4. * Author : ATMEL AT91 application group
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef AT91RM9200_H
  25. #define AT91RM9200_H
  26. typedef volatile unsigned int AT91_REG;/* Hardware register definition */
  27. /* ***************************************************************************** */
  28. /* SOFTWARE API DEFINITION FOR Timer Counter Channel Interface */
  29. /* ***************************************************************************** */
  30. typedef struct _AT91S_TC {
  31. AT91_REG TC_CCR; /* Channel Control Register */
  32. AT91_REG TC_CMR; /* Channel Mode Register */
  33. AT91_REG Reserved0[2]; /* */
  34. AT91_REG TC_CV; /* Counter Value */
  35. AT91_REG TC_RA; /* Register A */
  36. AT91_REG TC_RB; /* Register B */
  37. AT91_REG TC_RC; /* Register C */
  38. AT91_REG TC_SR; /* Status Register */
  39. AT91_REG TC_IER; /* Interrupt Enable Register */
  40. AT91_REG TC_IDR; /* Interrupt Disable Register */
  41. AT91_REG TC_IMR; /* Interrupt Mask Register */
  42. } AT91S_TC, *AT91PS_TC;
  43. #define AT91C_TC_TIMER_DIV1_CLOCK ((unsigned int) 0x0 << 0) /* (TC) MCK/2 */
  44. #define AT91C_TC_TIMER_DIV2_CLOCK ((unsigned int) 0x1 << 0) /* (TC) MCK/8 */
  45. #define AT91C_TC_TIMER_DIV3_CLOCK ((unsigned int) 0x2 << 0) /* (TC) MCK/32 */
  46. #define AT91C_TC_TIMER_DIV4_CLOCK ((unsigned int) 0x3 << 0) /* (TC) MCK/128 */
  47. #define AT91C_TC_SLOW_CLOCK ((unsigned int) 0x4 << 0) /* (TC) SLOW CLK */
  48. #define AT91C_TC_XC0_CLOCK ((unsigned int) 0x5 << 0) /* (TC) XC0 */
  49. #define AT91C_TC_XC1_CLOCK ((unsigned int) 0x6 << 0) /* (TC) XC1 */
  50. #define AT91C_TC_XC2_CLOCK ((unsigned int) 0x7 << 0) /* (TC) XC2 */
  51. #define AT91C_TCB_TC0XC0S_NONE ((unsigned int) 0x1) /* (TCB) None signal connected to XC0 */
  52. #define AT91C_TCB_TC1XC1S_NONE ((unsigned int) 0x1 << 2) /* (TCB) None signal connected to XC1 */
  53. #define AT91C_TCB_TC2XC2S_NONE ((unsigned int) 0x1 << 4) /* (TCB) None signal connected to XC2 */
  54. #define AT91C_TC_CLKDIS ((unsigned int) 0x1 << 1) /* (TC) Counter Clock Disable Command */
  55. #define AT91C_TC_SWTRG ((unsigned int) 0x1 << 2) /* (TC) Software Trigger Command */
  56. #define AT91C_TC_CLKEN ((unsigned int) 0x1 << 0) /* (TC) Counter Clock Enable Command */
  57. /* ***************************************************************************** */
  58. /* SOFTWARE API DEFINITION FOR Usart */
  59. /* ***************************************************************************** */
  60. typedef struct _AT91S_USART {
  61. AT91_REG US_CR; /* Control Register */
  62. AT91_REG US_MR; /* Mode Register */
  63. AT91_REG US_IER; /* Interrupt Enable Register */
  64. AT91_REG US_IDR; /* Interrupt Disable Register */
  65. AT91_REG US_IMR; /* Interrupt Mask Register */
  66. AT91_REG US_CSR; /* Channel Status Register */
  67. AT91_REG US_RHR; /* Receiver Holding Register */
  68. AT91_REG US_THR; /* Transmitter Holding Register */
  69. AT91_REG US_BRGR; /* Baud Rate Generator Register */
  70. AT91_REG US_RTOR; /* Receiver Time-out Register */
  71. AT91_REG US_TTGR; /* Transmitter Time-guard Register */
  72. AT91_REG Reserved0[5]; /* */
  73. AT91_REG US_FIDI; /* FI_DI_Ratio Register */
  74. AT91_REG US_NER; /* Nb Errors Register */
  75. AT91_REG US_XXR; /* XON_XOFF Register */
  76. AT91_REG US_IF; /* IRDA_FILTER Register */
  77. AT91_REG Reserved1[44]; /* */
  78. AT91_REG US_RPR; /* Receive Pointer Register */
  79. AT91_REG US_RCR; /* Receive Counter Register */
  80. AT91_REG US_TPR; /* Transmit Pointer Register */
  81. AT91_REG US_TCR; /* Transmit Counter Register */
  82. AT91_REG US_RNPR; /* Receive Next Pointer Register */
  83. AT91_REG US_RNCR; /* Receive Next Counter Register */
  84. AT91_REG US_TNPR; /* Transmit Next Pointer Register */
  85. AT91_REG US_TNCR; /* Transmit Next Counter Register */
  86. AT91_REG US_PTCR; /* PDC Transfer Control Register */
  87. AT91_REG US_PTSR; /* PDC Transfer Status Register */
  88. } AT91S_USART, *AT91PS_USART;
  89. /* ***************************************************************************** */
  90. /* SOFTWARE API DEFINITION FOR Parallel Input Output Controler */
  91. /* ***************************************************************************** */
  92. typedef struct _AT91S_PIO {
  93. AT91_REG PIO_PER; /* PIO Enable Register */
  94. AT91_REG PIO_PDR; /* PIO Disable Register */
  95. AT91_REG PIO_PSR; /* PIO Status Register */
  96. AT91_REG Reserved0[1]; /* */
  97. AT91_REG PIO_OER; /* Output Enable Register */
  98. AT91_REG PIO_ODR; /* Output Disable Registerr */
  99. AT91_REG PIO_OSR; /* Output Status Register */
  100. AT91_REG Reserved1[1]; /* */
  101. AT91_REG PIO_IFER; /* Input Filter Enable Register */
  102. AT91_REG PIO_IFDR; /* Input Filter Disable Register */
  103. AT91_REG PIO_IFSR; /* Input Filter Status Register */
  104. AT91_REG Reserved2[1]; /* */
  105. AT91_REG PIO_SODR; /* Set Output Data Register */
  106. AT91_REG PIO_CODR; /* Clear Output Data Register */
  107. AT91_REG PIO_ODSR; /* Output Data Status Register */
  108. AT91_REG PIO_PDSR; /* Pin Data Status Register */
  109. AT91_REG PIO_IER; /* Interrupt Enable Register */
  110. AT91_REG PIO_IDR; /* Interrupt Disable Register */
  111. AT91_REG PIO_IMR; /* Interrupt Mask Register */
  112. AT91_REG PIO_ISR; /* Interrupt Status Register */
  113. AT91_REG PIO_MDER; /* Multi-driver Enable Register */
  114. AT91_REG PIO_MDDR; /* Multi-driver Disable Register */
  115. AT91_REG PIO_MDSR; /* Multi-driver Status Register */
  116. AT91_REG Reserved3[1]; /* */
  117. AT91_REG PIO_PPUDR; /* Pull-up Disable Register */
  118. AT91_REG PIO_PPUER; /* Pull-up Enable Register */
  119. AT91_REG PIO_PPUSR; /* Pad Pull-up Status Register */
  120. AT91_REG Reserved4[1]; /* */
  121. AT91_REG PIO_ASR; /* Select A Register */
  122. AT91_REG PIO_BSR; /* Select B Register */
  123. AT91_REG PIO_ABSR; /* AB Select Status Register */
  124. AT91_REG Reserved5[9]; /* */
  125. AT91_REG PIO_OWER; /* Output Write Enable Register */
  126. AT91_REG PIO_OWDR; /* Output Write Disable Register */
  127. AT91_REG PIO_OWSR; /* Output Write Status Register */
  128. } AT91S_PIO, *AT91PS_PIO;
  129. /* ***************************************************************************** */
  130. /* SOFTWARE API DEFINITION FOR Debug Unit */
  131. /* ***************************************************************************** */
  132. typedef struct _AT91S_DBGU {
  133. AT91_REG DBGU_CR; /* Control Register */
  134. AT91_REG DBGU_MR; /* Mode Register */
  135. AT91_REG DBGU_IER; /* Interrupt Enable Register */
  136. AT91_REG DBGU_IDR; /* Interrupt Disable Register */
  137. AT91_REG DBGU_IMR; /* Interrupt Mask Register */
  138. AT91_REG DBGU_CSR; /* Channel Status Register */
  139. AT91_REG DBGU_RHR; /* Receiver Holding Register */
  140. AT91_REG DBGU_THR; /* Transmitter Holding Register */
  141. AT91_REG DBGU_BRGR; /* Baud Rate Generator Register */
  142. AT91_REG Reserved0[7]; /* */
  143. AT91_REG DBGU_C1R; /* Chip ID1 Register */
  144. AT91_REG DBGU_C2R; /* Chip ID2 Register */
  145. AT91_REG DBGU_FNTR; /* Force NTRST Register */
  146. AT91_REG Reserved1[45]; /* */
  147. AT91_REG DBGU_RPR; /* Receive Pointer Register */
  148. AT91_REG DBGU_RCR; /* Receive Counter Register */
  149. AT91_REG DBGU_TPR; /* Transmit Pointer Register */
  150. AT91_REG DBGU_TCR; /* Transmit Counter Register */
  151. AT91_REG DBGU_RNPR; /* Receive Next Pointer Register */
  152. AT91_REG DBGU_RNCR; /* Receive Next Counter Register */
  153. AT91_REG DBGU_TNPR; /* Transmit Next Pointer Register */
  154. AT91_REG DBGU_TNCR; /* Transmit Next Counter Register */
  155. AT91_REG DBGU_PTCR; /* PDC Transfer Control Register */
  156. AT91_REG DBGU_PTSR; /* PDC Transfer Status Register */
  157. } AT91S_DBGU, *AT91PS_DBGU;
  158. /* -------- DBGU_IER : (DBGU Offset: 0x8) Debug Unit Interrupt Enable Register -------- */
  159. #define AT91C_US_RXRDY ((unsigned int) 0x1 << 0) /* (DBGU) RXRDY Interrupt */
  160. #define AT91C_US_TXRDY ((unsigned int) 0x1 << 1) /* (DBGU) TXRDY Interrupt */
  161. #define AT91C_US_ENDRX ((unsigned int) 0x1 << 3) /* (DBGU) End of Receive Transfer Interrupt */
  162. #define AT91C_US_ENDTX ((unsigned int) 0x1 << 4) /* (DBGU) End of Transmit Interrupt */
  163. #define AT91C_US_OVRE ((unsigned int) 0x1 << 5) /* (DBGU) Overrun Interrupt */
  164. #define AT91C_US_FRAME ((unsigned int) 0x1 << 6) /* (DBGU) Framing Error Interrupt */
  165. #define AT91C_US_PARE ((unsigned int) 0x1 << 7) /* (DBGU) Parity Error Interrupt */
  166. #define AT91C_US_TXEMPTY ((unsigned int) 0x1 << 9) /* (DBGU) TXEMPTY Interrupt */
  167. #define AT91C_US_TXBUFE ((unsigned int) 0x1 << 11) /* (DBGU) TXBUFE Interrupt */
  168. #define AT91C_US_RXBUFF ((unsigned int) 0x1 << 12) /* (DBGU) RXBUFF Interrupt */
  169. #define AT91C_US_COMM_TX ((unsigned int) 0x1 << 30) /* (DBGU) COMM_TX Interrupt */
  170. #define AT91C_US_COMM_RX ((unsigned int) 0x1 << 31) /* (DBGU) COMM_RX Interrupt */
  171. /* -------- DBGU_CR : (DBGU Offset: 0x0) Debug Unit Control Register -------- */
  172. #define AT91C_US_RSTRX ((unsigned int) 0x1 << 2) /* (DBGU) Reset Receiver */
  173. #define AT91C_US_RSTTX ((unsigned int) 0x1 << 3) /* (DBGU) Reset Transmitter */
  174. #define AT91C_US_RXEN ((unsigned int) 0x1 << 4) /* (DBGU) Receiver Enable */
  175. #define AT91C_US_RXDIS ((unsigned int) 0x1 << 5) /* (DBGU) Receiver Disable */
  176. #define AT91C_US_TXEN ((unsigned int) 0x1 << 6) /* (DBGU) Transmitter Enable */
  177. #define AT91C_US_TXDIS ((unsigned int) 0x1 << 7) /* (DBGU) Transmitter Disable */
  178. #define AT91C_US_CLKS_CLOCK ((unsigned int) 0x0 << 4) /* (USART) Clock */
  179. #define AT91C_US_CHRL_8_BITS ((unsigned int) 0x3 << 6) /* (USART) Character Length: 8 bits */
  180. #define AT91C_US_PAR_NONE ((unsigned int) 0x4 << 9) /* (DBGU) No Parity */
  181. #define AT91C_US_NBSTOP_1_BIT ((unsigned int) 0x0 << 12) /* (USART) 1 stop bit */
  182. /* ***************************************************************************** */
  183. /* SOFTWARE API DEFINITION FOR Static Memory Controller 2 Interface */
  184. /* ***************************************************************************** */
  185. typedef struct _AT91S_SMC2 {
  186. AT91_REG SMC2_CSR[8]; /* SMC2 Chip Select Register */
  187. } AT91S_SMC2, *AT91PS_SMC2;
  188. /* ***************************************************************************** */
  189. /* SOFTWARE API DEFINITION FOR Power Management Controler */
  190. /* ******************************************************************************/
  191. typedef struct _AT91S_PMC {
  192. AT91_REG PMC_SCER; /* System Clock Enable Register */
  193. AT91_REG PMC_SCDR; /* System Clock Disable Register */
  194. AT91_REG PMC_SCSR; /* System Clock Status Register */
  195. AT91_REG Reserved0[1]; /* */
  196. AT91_REG PMC_PCER; /* Peripheral Clock Enable Register */
  197. AT91_REG PMC_PCDR; /* Peripheral Clock Disable Register */
  198. AT91_REG PMC_PCSR; /* Peripheral Clock Status Register */
  199. AT91_REG Reserved1[5]; /* */
  200. AT91_REG PMC_MCKR; /* Master Clock Register */
  201. AT91_REG Reserved2[3]; /* */
  202. AT91_REG PMC_PCKR[8]; /* Programmable Clock Register */
  203. AT91_REG PMC_IER; /* Interrupt Enable Register */
  204. AT91_REG PMC_IDR; /* Interrupt Disable Register */
  205. AT91_REG PMC_SR; /* Status Register */
  206. AT91_REG PMC_IMR; /* Interrupt Mask Register */
  207. } AT91S_PMC, *AT91PS_PMC;
  208. /* ***************************************************************************** */
  209. /* SOFTWARE API DEFINITION FOR Ethernet MAC */
  210. /* ***************************************************************************** */
  211. typedef struct _AT91S_EMAC {
  212. AT91_REG EMAC_CTL; /* Network Control Register */
  213. AT91_REG EMAC_CFG; /* Network Configuration Register */
  214. AT91_REG EMAC_SR; /* Network Status Register */
  215. AT91_REG EMAC_TAR; /* Transmit Address Register */
  216. AT91_REG EMAC_TCR; /* Transmit Control Register */
  217. AT91_REG EMAC_TSR; /* Transmit Status Register */
  218. AT91_REG EMAC_RBQP; /* Receive Buffer Queue Pointer */
  219. AT91_REG Reserved0[1]; /* */
  220. AT91_REG EMAC_RSR; /* Receive Status Register */
  221. AT91_REG EMAC_ISR; /* Interrupt Status Register */
  222. AT91_REG EMAC_IER; /* Interrupt Enable Register */
  223. AT91_REG EMAC_IDR; /* Interrupt Disable Register */
  224. AT91_REG EMAC_IMR; /* Interrupt Mask Register */
  225. AT91_REG EMAC_MAN; /* PHY Maintenance Register */
  226. AT91_REG Reserved1[2]; /* */
  227. AT91_REG EMAC_FRA; /* Frames Transmitted OK Register */
  228. AT91_REG EMAC_SCOL; /* Single Collision Frame Register */
  229. AT91_REG EMAC_MCOL; /* Multiple Collision Frame Register */
  230. AT91_REG EMAC_OK; /* Frames Received OK Register */
  231. AT91_REG EMAC_SEQE; /* Frame Check Sequence Error Register */
  232. AT91_REG EMAC_ALE; /* Alignment Error Register */
  233. AT91_REG EMAC_DTE; /* Deferred Transmission Frame Register */
  234. AT91_REG EMAC_LCOL; /* Late Collision Register */
  235. AT91_REG EMAC_ECOL; /* Excessive Collision Register */
  236. AT91_REG EMAC_CSE; /* Carrier Sense Error Register */
  237. AT91_REG EMAC_TUE; /* Transmit Underrun Error Register */
  238. AT91_REG EMAC_CDE; /* Code Error Register */
  239. AT91_REG EMAC_ELR; /* Excessive Length Error Register */
  240. AT91_REG EMAC_RJB; /* Receive Jabber Register */
  241. AT91_REG EMAC_USF; /* Undersize Frame Register */
  242. AT91_REG EMAC_SQEE; /* SQE Test Error Register */
  243. AT91_REG EMAC_DRFC; /* Discarded RX Frame Register */
  244. AT91_REG Reserved2[3]; /* */
  245. AT91_REG EMAC_HSH; /* Hash Address High[63:32] */
  246. AT91_REG EMAC_HSL; /* Hash Address Low[31:0] */
  247. AT91_REG EMAC_SA1L; /* Specific Address 1 Low, First 4 bytes */
  248. AT91_REG EMAC_SA1H; /* Specific Address 1 High, Last 2 bytes */
  249. AT91_REG EMAC_SA2L; /* Specific Address 2 Low, First 4 bytes */
  250. AT91_REG EMAC_SA2H; /* Specific Address 2 High, Last 2 bytes */
  251. AT91_REG EMAC_SA3L; /* Specific Address 3 Low, First 4 bytes */
  252. AT91_REG EMAC_SA3H; /* Specific Address 3 High, Last 2 bytes */
  253. AT91_REG EMAC_SA4L; /* Specific Address 4 Low, First 4 bytes */
  254. AT91_REG EMAC_SA4H; /* Specific Address 4 High, Last 2 bytesr */
  255. } AT91S_EMAC, *AT91PS_EMAC;
  256. /* -------- EMAC_CTL : (EMAC Offset: 0x0) -------- */
  257. #define AT91C_EMAC_LB ((unsigned int) 0x1 << 0) /* (EMAC) Loopback. Optional. When set, loopback signal is at high level. */
  258. #define AT91C_EMAC_LBL ((unsigned int) 0x1 << 1) /* (EMAC) Loopback local. */
  259. #define AT91C_EMAC_RE ((unsigned int) 0x1 << 2) /* (EMAC) Receive enable. */
  260. #define AT91C_EMAC_TE ((unsigned int) 0x1 << 3) /* (EMAC) Transmit enable. */
  261. #define AT91C_EMAC_MPE ((unsigned int) 0x1 << 4) /* (EMAC) Management port enable. */
  262. #define AT91C_EMAC_CSR ((unsigned int) 0x1 << 5) /* (EMAC) Clear statistics registers. */
  263. #define AT91C_EMAC_ISR ((unsigned int) 0x1 << 6) /* (EMAC) Increment statistics registers. */
  264. #define AT91C_EMAC_WES ((unsigned int) 0x1 << 7) /* (EMAC) Write enable for statistics registers. */
  265. #define AT91C_EMAC_BP ((unsigned int) 0x1 << 8) /* (EMAC) Back pressure. */
  266. /* -------- EMAC_CFG : (EMAC Offset: 0x4) Network Configuration Register -------- */
  267. #define AT91C_EMAC_SPD ((unsigned int) 0x1 << 0) /* (EMAC) Speed. */
  268. #define AT91C_EMAC_FD ((unsigned int) 0x1 << 1) /* (EMAC) Full duplex. */
  269. #define AT91C_EMAC_BR ((unsigned int) 0x1 << 2) /* (EMAC) Bit rate. */
  270. #define AT91C_EMAC_CAF ((unsigned int) 0x1 << 4) /* (EMAC) Copy all frames. */
  271. #define AT91C_EMAC_NBC ((unsigned int) 0x1 << 5) /* (EMAC) No broadcast. */
  272. #define AT91C_EMAC_MTI ((unsigned int) 0x1 << 6) /* (EMAC) Multicast hash enable */
  273. #define AT91C_EMAC_UNI ((unsigned int) 0x1 << 7) /* (EMAC) Unicast hash enable. */
  274. #define AT91C_EMAC_BIG ((unsigned int) 0x1 << 8) /* (EMAC) Receive 1522 bytes. */
  275. #define AT91C_EMAC_EAE ((unsigned int) 0x1 << 9) /* (EMAC) External address match enable. */
  276. #define AT91C_EMAC_CLK ((unsigned int) 0x3 << 10) /* (EMAC) */
  277. #define AT91C_EMAC_CLK_HCLK_8 ((unsigned int) 0x0 << 10) /* (EMAC) HCLK divided by 8 */
  278. #define AT91C_EMAC_CLK_HCLK_16 ((unsigned int) 0x1 << 10) /* (EMAC) HCLK divided by 16 */
  279. #define AT91C_EMAC_CLK_HCLK_32 ((unsigned int) 0x2 << 10) /* (EMAC) HCLK divided by 32 */
  280. #define AT91C_EMAC_CLK_HCLK_64 ((unsigned int) 0x3 << 10) /* (EMAC) HCLK divided by 64 */
  281. #define AT91C_EMAC_RTY ((unsigned int) 0x1 << 12) /* (EMAC) */
  282. #define AT91C_EMAC_RMII ((unsigned int) 0x1 << 13) /* (EMAC) */
  283. /* -------- EMAC_SR : (EMAC Offset: 0x8) Network Status Register -------- */
  284. #define AT91C_EMAC_MDIO ((unsigned int) 0x1 << 1) /* (EMAC) */
  285. #define AT91C_EMAC_IDLE ((unsigned int) 0x1 << 2) /* (EMAC) */
  286. /* -------- EMAC_TCR : (EMAC Offset: 0x10) Transmit Control Register -------- */
  287. #define AT91C_EMAC_LEN ((unsigned int) 0x7FF << 0) /* (EMAC) */
  288. #define AT91C_EMAC_NCRC ((unsigned int) 0x1 << 15) /* (EMAC) */
  289. /* -------- EMAC_TSR : (EMAC Offset: 0x14) Transmit Control Register -------- */
  290. #define AT91C_EMAC_OVR ((unsigned int) 0x1 << 0) /* (EMAC) */
  291. #define AT91C_EMAC_COL ((unsigned int) 0x1 << 1) /* (EMAC) */
  292. #define AT91C_EMAC_RLE ((unsigned int) 0x1 << 2) /* (EMAC) */
  293. #define AT91C_EMAC_TXIDLE ((unsigned int) 0x1 << 3) /* (EMAC) */
  294. #define AT91C_EMAC_BNQ ((unsigned int) 0x1 << 4) /* (EMAC) */
  295. #define AT91C_EMAC_COMP ((unsigned int) 0x1 << 5) /* (EMAC) */
  296. #define AT91C_EMAC_UND ((unsigned int) 0x1 << 6) /* (EMAC) */
  297. /* -------- EMAC_RSR : (EMAC Offset: 0x20) Receive Status Register -------- */
  298. #define AT91C_EMAC_BNA ((unsigned int) 0x1 << 0) /* (EMAC) */
  299. #define AT91C_EMAC_REC ((unsigned int) 0x1 << 1) /* (EMAC) */
  300. #define AT91C_EMAC_RSR_OVR ((unsigned int) 0x1 << 2) /* (EMAC) */
  301. /* -------- EMAC_ISR : (EMAC Offset: 0x24) Interrupt Status Register -------- */
  302. #define AT91C_EMAC_DONE ((unsigned int) 0x1 << 0) /* (EMAC) */
  303. #define AT91C_EMAC_RCOM ((unsigned int) 0x1 << 1) /* (EMAC) */
  304. #define AT91C_EMAC_RBNA ((unsigned int) 0x1 << 2) /* (EMAC) */
  305. #define AT91C_EMAC_TOVR ((unsigned int) 0x1 << 3) /* (EMAC) */
  306. #define AT91C_EMAC_TUND ((unsigned int) 0x1 << 4) /* (EMAC) */
  307. #define AT91C_EMAC_RTRY ((unsigned int) 0x1 << 5) /* (EMAC) */
  308. #define AT91C_EMAC_TBRE ((unsigned int) 0x1 << 6) /* (EMAC) */
  309. #define AT91C_EMAC_TCOM ((unsigned int) 0x1 << 7) /* (EMAC) */
  310. #define AT91C_EMAC_TIDLE ((unsigned int) 0x1 << 8) /* (EMAC) */
  311. #define AT91C_EMAC_LINK ((unsigned int) 0x1 << 9) /* (EMAC) */
  312. #define AT91C_EMAC_ROVR ((unsigned int) 0x1 << 10) /* (EMAC) */
  313. #define AT91C_EMAC_HRESP ((unsigned int) 0x1 << 11) /* (EMAC) */
  314. /* -------- EMAC_IER : (EMAC Offset: 0x28) Interrupt Enable Register -------- */
  315. /* -------- EMAC_IDR : (EMAC Offset: 0x2c) Interrupt Disable Register -------- */
  316. /* -------- EMAC_IMR : (EMAC Offset: 0x30) Interrupt Mask Register -------- */
  317. /* -------- EMAC_MAN : (EMAC Offset: 0x34) PHY Maintenance Register -------- */
  318. #define AT91C_EMAC_DATA ((unsigned int) 0xFFFF << 0) /* (EMAC) */
  319. #define AT91C_EMAC_CODE ((unsigned int) 0x3 << 16) /* (EMAC) */
  320. #define AT91C_EMAC_CODE_802_3 ((unsigned int) 0x2 << 16) /* (EMAC) Write Operation */
  321. #define AT91C_EMAC_REGA ((unsigned int) 0x1F << 18) /* (EMAC) */
  322. #define AT91C_EMAC_PHYA ((unsigned int) 0x1F << 23) /* (EMAC) */
  323. #define AT91C_EMAC_RW ((unsigned int) 0x3 << 28) /* (EMAC) */
  324. #define AT91C_EMAC_RW_R ((unsigned int) 0x2 << 28) /* (EMAC) Read Operation */
  325. #define AT91C_EMAC_RW_W ((unsigned int) 0x1 << 28) /* (EMAC) Write Operation */
  326. #define AT91C_EMAC_HIGH ((unsigned int) 0x1 << 30) /* (EMAC) */
  327. #define AT91C_EMAC_LOW ((unsigned int) 0x1 << 31) /* (EMAC) */
  328. /* ***************************************************************************** */
  329. /* SOFTWARE API DEFINITION FOR Serial Parallel Interface */
  330. /* ***************************************************************************** */
  331. typedef struct _AT91S_SPI {
  332. AT91_REG SPI_CR; /* Control Register */
  333. AT91_REG SPI_MR; /* Mode Register */
  334. AT91_REG SPI_RDR; /* Receive Data Register */
  335. AT91_REG SPI_TDR; /* Transmit Data Register */
  336. AT91_REG SPI_SR; /* Status Register */
  337. AT91_REG SPI_IER; /* Interrupt Enable Register */
  338. AT91_REG SPI_IDR; /* Interrupt Disable Register */
  339. AT91_REG SPI_IMR; /* Interrupt Mask Register */
  340. AT91_REG Reserved0[4]; /* */
  341. AT91_REG SPI_CSR[4]; /* Chip Select Register */
  342. AT91_REG Reserved1[48]; /* */
  343. AT91_REG SPI_RPR; /* Receive Pointer Register */
  344. AT91_REG SPI_RCR; /* Receive Counter Register */
  345. AT91_REG SPI_TPR; /* Transmit Pointer Register */
  346. AT91_REG SPI_TCR; /* Transmit Counter Register */
  347. AT91_REG SPI_RNPR; /* Receive Next Pointer Register */
  348. AT91_REG SPI_RNCR; /* Receive Next Counter Register */
  349. AT91_REG SPI_TNPR; /* Transmit Next Pointer Register */
  350. AT91_REG SPI_TNCR; /* Transmit Next Counter Register */
  351. AT91_REG SPI_PTCR; /* PDC Transfer Control Register */
  352. AT91_REG SPI_PTSR; /* PDC Transfer Status Register */
  353. } AT91S_SPI, *AT91PS_SPI;
  354. /* -------- SPI_CR : (SPI Offset: 0x0) SPI Control Register -------- */
  355. #define AT91C_SPI_SPIEN ((unsigned int) 0x1 << 0) /* (SPI) SPI Enable */
  356. #define AT91C_SPI_SPIDIS ((unsigned int) 0x1 << 1) /* (SPI) SPI Disable */
  357. #define AT91C_SPI_SWRST ((unsigned int) 0x1 << 7) /* (SPI) SPI Software reset */
  358. /* -------- SPI_MR : (SPI Offset: 0x4) SPI Mode Register -------- */
  359. #define AT91C_SPI_MSTR ((unsigned int) 0x1 << 0) /* (SPI) Master/Slave Mode */
  360. #define AT91C_SPI_PS ((unsigned int) 0x1 << 1) /* (SPI) Peripheral Select */
  361. #define AT91C_SPI_PS_FIXED ((unsigned int) 0x0 << 1) /* (SPI) Fixed Peripheral Select */
  362. #define AT91C_SPI_PS_VARIABLE ((unsigned int) 0x1 << 1) /* (SPI) Variable Peripheral Select */
  363. #define AT91C_SPI_PCSDEC ((unsigned int) 0x1 << 2) /* (SPI) Chip Select Decode */
  364. #define AT91C_SPI_DIV32 ((unsigned int) 0x1 << 3) /* (SPI) Clock Selection */
  365. #define AT91C_SPI_MODFDIS ((unsigned int) 0x1 << 4) /* (SPI) Mode Fault Detection */
  366. #define AT91C_SPI_LLB ((unsigned int) 0x1 << 7) /* (SPI) Clock Selection */
  367. #define AT91C_SPI_PCS ((unsigned int) 0xF << 16) /* (SPI) Peripheral Chip Select */
  368. #define AT91C_SPI_DLYBCS ((unsigned int) 0xFF << 24) /* (SPI) Delay Between Chip Selects */
  369. /* -------- SPI_RDR : (SPI Offset: 0x8) Receive Data Register -------- */
  370. #define AT91C_SPI_RD ((unsigned int) 0xFFFF << 0) /* (SPI) Receive Data */
  371. #define AT91C_SPI_RPCS ((unsigned int) 0xF << 16) /* (SPI) Peripheral Chip Select Status */
  372. /* -------- SPI_TDR : (SPI Offset: 0xc) Transmit Data Register -------- */
  373. #define AT91C_SPI_TD ((unsigned int) 0xFFFF << 0) /* (SPI) Transmit Data */
  374. #define AT91C_SPI_TPCS ((unsigned int) 0xF << 16) /* (SPI) Peripheral Chip Select Status */
  375. /* -------- SPI_SR : (SPI Offset: 0x10) Status Register -------- */
  376. #define AT91C_SPI_RDRF ((unsigned int) 0x1 << 0) /* (SPI) Receive Data Register Full */
  377. #define AT91C_SPI_TDRE ((unsigned int) 0x1 << 1) /* (SPI) Transmit Data Register Empty */
  378. #define AT91C_SPI_MODF ((unsigned int) 0x1 << 2) /* (SPI) Mode Fault Error */
  379. #define AT91C_SPI_OVRES ((unsigned int) 0x1 << 3) /* (SPI) Overrun Error Status */
  380. #define AT91C_SPI_SPENDRX ((unsigned int) 0x1 << 4) /* (SPI) End of Receiver Transfer */
  381. #define AT91C_SPI_SPENDTX ((unsigned int) 0x1 << 5) /* (SPI) End of Receiver Transfer */
  382. #define AT91C_SPI_RXBUFF ((unsigned int) 0x1 << 6) /* (SPI) RXBUFF Interrupt */
  383. #define AT91C_SPI_TXBUFE ((unsigned int) 0x1 << 7) /* (SPI) TXBUFE Interrupt */
  384. #define AT91C_SPI_SPIENS ((unsigned int) 0x1 << 16) /* (SPI) Enable Status */
  385. /* -------- SPI_IER : (SPI Offset: 0x14) Interrupt Enable Register -------- */
  386. /* -------- SPI_IDR : (SPI Offset: 0x18) Interrupt Disable Register -------- */
  387. /* -------- SPI_IMR : (SPI Offset: 0x1c) Interrupt Mask Register -------- */
  388. /* -------- SPI_CSR : (SPI Offset: 0x30) Chip Select Register -------- */
  389. #define AT91C_SPI_CPOL ((unsigned int) 0x1 << 0) /* (SPI) Clock Polarity */
  390. #define AT91C_SPI_NCPHA ((unsigned int) 0x1 << 1) /* (SPI) Clock Phase */
  391. #define AT91C_SPI_BITS ((unsigned int) 0xF << 4) /* (SPI) Bits Per Transfer */
  392. #define AT91C_SPI_BITS_8 ((unsigned int) 0x0 << 4) /* (SPI) 8 Bits Per transfer */
  393. #define AT91C_SPI_BITS_9 ((unsigned int) 0x1 << 4) /* (SPI) 9 Bits Per transfer */
  394. #define AT91C_SPI_BITS_10 ((unsigned int) 0x2 << 4) /* (SPI) 10 Bits Per transfer */
  395. #define AT91C_SPI_BITS_11 ((unsigned int) 0x3 << 4) /* (SPI) 11 Bits Per transfer */
  396. #define AT91C_SPI_BITS_12 ((unsigned int) 0x4 << 4) /* (SPI) 12 Bits Per transfer */
  397. #define AT91C_SPI_BITS_13 ((unsigned int) 0x5 << 4) /* (SPI) 13 Bits Per transfer */
  398. #define AT91C_SPI_BITS_14 ((unsigned int) 0x6 << 4) /* (SPI) 14 Bits Per transfer */
  399. #define AT91C_SPI_BITS_15 ((unsigned int) 0x7 << 4) /* (SPI) 15 Bits Per transfer */
  400. #define AT91C_SPI_BITS_16 ((unsigned int) 0x8 << 4) /* (SPI) 16 Bits Per transfer */
  401. #define AT91C_SPI_SCBR ((unsigned int) 0xFF << 8) /* (SPI) Serial Clock Baud Rate */
  402. #define AT91C_SPI_DLYBS ((unsigned int) 0xFF << 16) /* (SPI) Serial Clock Baud Rate */
  403. #define AT91C_SPI_DLYBCT ((unsigned int) 0xFF << 24) /* (SPI) Delay Between Consecutive Transfers */
  404. /* ***************************************************************************** */
  405. /* SOFTWARE API DEFINITION FOR Peripheral Data Controller */
  406. /* ***************************************************************************** */
  407. typedef struct _AT91S_PDC {
  408. AT91_REG PDC_RPR; /* Receive Pointer Register */
  409. AT91_REG PDC_RCR; /* Receive Counter Register */
  410. AT91_REG PDC_TPR; /* Transmit Pointer Register */
  411. AT91_REG PDC_TCR; /* Transmit Counter Register */
  412. AT91_REG PDC_RNPR; /* Receive Next Pointer Register */
  413. AT91_REG PDC_RNCR; /* Receive Next Counter Register */
  414. AT91_REG PDC_TNPR; /* Transmit Next Pointer Register */
  415. AT91_REG PDC_TNCR; /* Transmit Next Counter Register */
  416. AT91_REG PDC_PTCR; /* PDC Transfer Control Register */
  417. AT91_REG PDC_PTSR; /* PDC Transfer Status Register */
  418. } AT91S_PDC, *AT91PS_PDC;
  419. /* -------- PDC_PTCR : (PDC Offset: 0x20) PDC Transfer Control Register -------- */
  420. #define AT91C_PDC_RXTEN ((unsigned int) 0x1 << 0) /* (PDC) Receiver Transfer Enable */
  421. #define AT91C_PDC_RXTDIS ((unsigned int) 0x1 << 1) /* (PDC) Receiver Transfer Disable */
  422. #define AT91C_PDC_TXTEN ((unsigned int) 0x1 << 8) /* (PDC) Transmitter Transfer Enable */
  423. #define AT91C_PDC_TXTDIS ((unsigned int) 0x1 << 9) /* (PDC) Transmitter Transfer Disable */
  424. /* -------- PDC_PTSR : (PDC Offset: 0x24) PDC Transfer Status Register -------- */
  425. /* ========== Register definition ==================================== */
  426. #define AT91C_SPI_CSR ((AT91_REG *) 0xFFFE0030) /* (SPI) Chip Select Register */
  427. #define AT91C_PMC_PCER ((AT91_REG *) 0xFFFFFC10) /* (PMC) Peripheral Clock Enable Register */
  428. #define AT91C_PIOA_PER ((AT91_REG *) 0xFFFFF400) /* (PIOA) PIO Enable Register */
  429. #define AT91C_PIOA_PDR ((AT91_REG *) 0xFFFFF404) /* (PIOA) PIO Disable Register */
  430. #define AT91C_PIOA_PSR ((AT91_REG *) 0xFFFFF408) /* (PIOA) PIO Status Register */
  431. #define AT91C_PIOA_OER ((AT91_REG *) 0xFFFFF410) /* (PIOA) PIO Output Enable Register */
  432. #define AT91C_PIOA_ODR ((AT91_REG *) 0xFFFFF414) /* (PIOA) PIO Output Disable Register */
  433. #define AT91C_PIOA_OSR ((AT91_REG *) 0xFFFFF418) /* (PIOA) PIO Output Status Register */
  434. #define AT91C_PIOA_IFER ((AT91_REG *) 0xFFFFF420) /* (PIOA) PIO Glitch Input Filter Enable Register */
  435. #define AT91C_PIOA_IFDR ((AT91_REG *) 0xFFFFF424) /* (PIOA) PIO Glitch Input Filter Disable Register */
  436. #define AT91C_PIOA_IFSR ((AT91_REG *) 0xFFFFF428) /* (PIOA) PIO Glitch Input Filter Status Register */
  437. #define AT91C_PIOA_SODR ((AT91_REG *) 0xFFFFF430) /* (PIOA) PIO Set Output Data Register */
  438. #define AT91C_PIOA_CODR ((AT91_REG *) 0xFFFFF434) /* (PIOA) PIO Clear Output Data Register */
  439. #define AT91C_PIOA_ODSR ((AT91_REG *) 0xFFFFF438) /* (PIOA) PIO Output Data Status Register */
  440. #define AT91C_PIOA_PDSR ((AT91_REG *) 0xFFFFF43C) /* (PIOA) PIO Pin Data Status Register */
  441. #define AT91C_PIOA_IER ((AT91_REG *) 0xFFFFF440) /* (PIOA) PIO Interrupt Enable Register */
  442. #define AT91C_PIOA_IDR ((AT91_REG *) 0xFFFFF444) /* (PIOA) PIO Interrupt Disable Register */
  443. #define AT91C_PIOA_IMR ((AT91_REG *) 0xFFFFF448) /* (PIOA) PIO Interrupt Mask Register */
  444. #define AT91C_PIOA_ISR ((AT91_REG *) 0xFFFFF44C) /* (PIOA) PIO Interrupt Status Register */
  445. #define AT91C_PIOA_MDER ((AT91_REG *) 0xFFFFF450) /* (PIOA) PIO Multi-drive Enable Register */
  446. #define AT91C_PIOA_MDDR ((AT91_REG *) 0xFFFFF454) /* (PIOA) PIO Multi-drive Disable Register */
  447. #define AT91C_PIOA_MDSR ((AT91_REG *) 0xFFFFF458) /* (PIOA) PIO Multi-drive Status Register */
  448. #define AT91C_PIOA_PUDR ((AT91_REG *) 0xFFFFF460) /* (PIOA) PIO Pull-up Disable Register */
  449. #define AT91C_PIOA_PUER ((AT91_REG *) 0xFFFFF464) /* (PIOA) PIO Pull-up Enable Register */
  450. #define AT91C_PIOA_PUSR ((AT91_REG *) 0xFFFFF468) /* (PIOA) PIO Pull-up Status Register */
  451. #define AT91C_PIOA_ASR ((AT91_REG *) 0xFFFFF470) /* (PIOA) PIO Peripheral A Select Register */
  452. #define AT91C_PIOA_BSR ((AT91_REG *) 0xFFFFF474) /* (PIOA) PIO Peripheral B Select Register */
  453. #define AT91C_PIOA_ABSR ((AT91_REG *) 0xFFFFF478) /* (PIOA) PIO Peripheral AB Select Register */
  454. #define AT91C_PIOA_OWER ((AT91_REG *) 0xFFFFF4A0) /* (PIOA) PIO Output Write Enable Register */
  455. #define AT91C_PIOA_OWDR ((AT91_REG *) 0xFFFFF4A4) /* (PIOA) PIO Output Write Disable Register */
  456. #define AT91C_PIOA_OWSR ((AT91_REG *) 0xFFFFF4A8) /* (PIOA) PIO Output Write Status Register */
  457. #define AT91C_PIOB_PDR ((AT91_REG *) 0xFFFFF604) /* (PIOB) PIO Disable Register */
  458. #define AT91C_PIO_PA30 ((unsigned int) 1 << 30) /* Pin Controlled by PA30 */
  459. #define AT91C_PIO_PC0 ((unsigned int) 1 << 0) /* Pin Controlled by PC0 */
  460. #define AT91C_PC0_BFCK ((unsigned int) AT91C_PIO_PC0) /* Burst Flash Clock */
  461. #define AT91C_PA30_DRXD ((unsigned int) AT91C_PIO_PA30) /* DBGU Debug Receive Data */
  462. #define AT91C_PIO_PA31 ((unsigned int) 1 << 31) /* Pin Controlled by PA31 */
  463. #define AT91C_PA25_TWD ((unsigned int) 1 << 25)
  464. #define AT91C_PA26_TWCK ((unsigned int) 1 << 26)
  465. #define AT91C_PA31_DTXD ((unsigned int) AT91C_PIO_PA31) /* DBGU Debug Transmit Data */
  466. #define AT91C_PIO_PA17 ((unsigned int) 1 << 17) /* Pin Controlled by PA17 */
  467. #define AT91C_PA17_TXD0 AT91C_PIO_PA17 /* USART0 Transmit Data */
  468. #define AT91C_PIO_PA18 ((unsigned int) 1 << 18) /* Pin Controlled by PA18 */
  469. #define AT91C_PA18_RXD0 AT91C_PIO_PA18 /* USART0 Receive Data */
  470. #define AT91C_PIO_PB20 ((unsigned int) 1 << 20) /* Pin Controlled by PB20 */
  471. #define AT91C_PB20_RXD1 AT91C_PIO_PB20 /* USART1 Receive Data */
  472. #define AT91C_PIO_PB21 ((unsigned int) 1 << 21) /* Pin Controlled by PB21 */
  473. #define AT91C_PB21_TXD1 AT91C_PIO_PB21 /* USART1 Transmit Data */
  474. #define AT91C_ID_SYS ((unsigned int) 1) /* System Peripheral */
  475. #define AT91C_ID_PIOA ((unsigned int) 2) /* PIO port A */
  476. #define AT91C_ID_PIOB ((unsigned int) 3) /* PIO port B */
  477. #define AT91C_ID_PIOC ((unsigned int) 4) /* PIO port C */
  478. #define AT91C_ID_USART0 ((unsigned int) 6) /* USART 0 */
  479. #define AT91C_ID_USART1 ((unsigned int) 7) /* USART 1 */
  480. #define AT91C_ID_TWI ((unsigned int) 12) /* Two Wire Interface */
  481. #define AT91C_ID_SPI ((unsigned int) 13) /* Serial Peripheral Interface */
  482. #define AT91C_ID_TC0 ((unsigned int) 17) /* Timer Counter 0 */
  483. #define AT91C_ID_EMAC ((unsigned int) 24) /* Ethernet MAC */
  484. #define AT91C_PIO_PC1 ((unsigned int) 1 << 1) /* Pin Controlled by PC1 */
  485. #define AT91C_PC1_BFRDY_SMOE ((unsigned int) AT91C_PIO_PC1) /* Burst Flash Ready */
  486. #define AT91C_PIO_PC3 ((unsigned int) 1 << 3) /* Pin Controlled by PC3 */
  487. #define AT91C_PC3_BFBAA_SMWE ((unsigned int) AT91C_PIO_PC3) /* Burst Flash Address Advance / SmartMedia Write Enable */
  488. #define AT91C_PIO_PC2 ((unsigned int) 1 << 2) /* Pin Controlled by PC2 */
  489. #define AT91C_PC2_BFAVD ((unsigned int) AT91C_PIO_PC2) /* Burst Flash Address Valid */
  490. #define AT91C_PIO_PB1 ((unsigned int) 1 << 1) /* Pin Controlled by PB1 */
  491. #define AT91C_PIO_PA23 ((unsigned int) 1 << 23) /* Pin Controlled by PA23 */
  492. #define AT91C_PA23_TXD2 ((unsigned int) AT91C_PIO_PA23) /* USART 2 Transmit Data */
  493. #define AT91C_PIO_PA0 ((unsigned int) 1 << 0) /* Pin Controlled by PA0 */
  494. #define AT91C_PA0_MISO ((unsigned int) AT91C_PIO_PA0) /* SPI Master In Slave */
  495. #define AT91C_PIO_PA1 ((unsigned int) 1 << 1) /* Pin Controlled by PA1 */
  496. #define AT91C_PA1_MOSI ((unsigned int) AT91C_PIO_PA1) /* SPI Master Out Slave */
  497. #define AT91C_PIO_PA2 ((unsigned int) 1 << 2) /* Pin Controlled by PA2 */
  498. #define AT91C_PA2_SPCK ((unsigned int) AT91C_PIO_PA2) /* SPI Serial Clock */
  499. #define AT91C_PIO_PA3 ((unsigned int) 1 << 3) /* Pin Controlled by PA3 */
  500. #define AT91C_PA3_NPCS0 ((unsigned int) AT91C_PIO_PA3) /* SPI Peripheral Chip Select 0 */
  501. #define AT91C_PIO_PA4 ((unsigned int) 1 << 4) /* Pin Controlled by PA4 */
  502. #define AT91C_PA4_NPCS1 ((unsigned int) AT91C_PIO_PA4) /* SPI Peripheral Chip Select 1 */
  503. #define AT91C_PIO_PA5 ((unsigned int) 1 << 5) /* Pin Controlled by PA5 */
  504. #define AT91C_PA5_NPCS2 ((unsigned int) AT91C_PIO_PA5) /* SPI Peripheral Chip Select 2 */
  505. #define AT91C_PIO_PA6 ((unsigned int) 1 << 6) /* Pin Controlled by PA6 */
  506. #define AT91C_PA6_NPCS3 ((unsigned int) AT91C_PIO_PA6) /* SPI Peripheral Chip Select 3 */
  507. #define AT91C_PIO_PA16 ((unsigned int) 1 << 16) /* Pin Controlled by PA16 */
  508. #define AT91C_PA16_EMDIO ((unsigned int) AT91C_PIO_PA16) /* Ethernet MAC Management Data Input/Output */
  509. #define AT91C_PIO_PA15 ((unsigned int) 1 << 15) /* Pin Controlled by PA15 */
  510. #define AT91C_PA15_EMDC ((unsigned int) AT91C_PIO_PA15) /* Ethernet MAC Management Data Clock */
  511. #define AT91C_PIO_PA14 ((unsigned int) 1 << 14) /* Pin Controlled by PA14 */
  512. #define AT91C_PA14_ERXER ((unsigned int) AT91C_PIO_PA14) /* Ethernet MAC Receive Error */
  513. #define AT91C_PIO_PA13 ((unsigned int) 1 << 13) /* Pin Controlled by PA13 */
  514. #define AT91C_PA13_ERX1 ((unsigned int) AT91C_PIO_PA13) /* Ethernet MAC Receive Data 1 */
  515. #define AT91C_PIO_PA12 ((unsigned int) 1 << 12) /* Pin Controlled by PA12 */
  516. #define AT91C_PA12_ERX0 ((unsigned int) AT91C_PIO_PA12) /* Ethernet MAC Receive Data 0 */
  517. #define AT91C_PIO_PA11 ((unsigned int) 1 << 11) /* Pin Controlled by PA11 */
  518. #define AT91C_PA11_ECRS_ECRSDV ((unsigned int) AT91C_PIO_PA11) /* Ethernet MAC Carrier Sense/Carrier Sense and Data Valid */
  519. #define AT91C_PIO_PA10 ((unsigned int) 1 << 10) /* Pin Controlled by PA10 */
  520. #define AT91C_PA10_ETX1 ((unsigned int) AT91C_PIO_PA10) /* Ethernet MAC Transmit Data 1 */
  521. #define AT91C_PIO_PA9 ((unsigned int) 1 << 9) /* Pin Controlled by PA9 */
  522. #define AT91C_PA9_ETX0 ((unsigned int) AT91C_PIO_PA9) /* Ethernet MAC Transmit Data 0 */
  523. #define AT91C_PIO_PA8 ((unsigned int) 1 << 8) /* Pin Controlled by PA8 */
  524. #define AT91C_PA8_ETXEN ((unsigned int) AT91C_PIO_PA8) /* Ethernet MAC Transmit Enable */
  525. #define AT91C_PIO_PA7 ((unsigned int) 1 << 7) /* Pin Controlled by PA7 */
  526. #define AT91C_PA7_ETXCK_EREFCK ((unsigned int) AT91C_PIO_PA7) /* Ethernet MAC Transmit Clock/Reference Clock */
  527. #define AT91C_PIO_PB7 ((unsigned int) 1 << 7) /* Pin Controlled by PB7 */
  528. #define AT91C_PIO_PB25 ((unsigned int) 1 << 25) /* Pin Controlled by PB25 */
  529. #define AT91C_PB25_DSR1 ((unsigned int) AT91C_PIO_PB25) /* USART 1 Data Set ready */
  530. #define AT91C_PB25_EF100 ((unsigned int) AT91C_PIO_PB25) /* Ethernet MAC Force 100 Mbits */
  531. #define AT91C_PIO_PB19 ((unsigned int) 1 << 19) /* Pin Controlled by PB19 */
  532. #define AT91C_PB19_DTR1 ((unsigned int) AT91C_PIO_PB19) /* USART 1 Data Terminal ready */
  533. #define AT91C_PB19_ERXCK ((unsigned int) AT91C_PIO_PB19) /* Ethernet MAC Receive Clock */
  534. #define AT91C_PIO_PB18 ((unsigned int) 1 << 18) /* Pin Controlled by PB18 */
  535. #define AT91C_PB18_RI1 ((unsigned int) AT91C_PIO_PB18) /* USART 1 Ring Indicator */
  536. #define AT91C_PB18_ECOL ((unsigned int) AT91C_PIO_PB18) /* Ethernet MAC Collision Detected */
  537. #define AT91C_PIO_PB17 ((unsigned int) 1 << 17) /* Pin Controlled by PB17 */
  538. #define AT91C_PB17_RF2 ((unsigned int) AT91C_PIO_PB17) /* SSC Receive Frame Sync 2 */
  539. #define AT91C_PB17_ERXDV ((unsigned int) AT91C_PIO_PB17) /* Ethernet MAC Receive Data Valid */
  540. #define AT91C_PIO_PB16 ((unsigned int) 1 << 16) /* Pin Controlled by PB16 */
  541. #define AT91C_PB16_RK2 ((unsigned int) AT91C_PIO_PB16) /* SSC Receive Clock 2 */
  542. #define AT91C_PB16_ERX3 ((unsigned int) AT91C_PIO_PB16) /* Ethernet MAC Receive Data 3 */
  543. #define AT91C_PIO_PB15 ((unsigned int) 1 << 15) /* Pin Controlled by PB15 */
  544. #define AT91C_PB15_RD2 ((unsigned int) AT91C_PIO_PB15) /* SSC Receive Data 2 */
  545. #define AT91C_PB15_ERX2 ((unsigned int) AT91C_PIO_PB15) /* Ethernet MAC Receive Data 2 */
  546. #define AT91C_PIO_PB14 ((unsigned int) 1 << 14) /* Pin Controlled by PB14 */
  547. #define AT91C_PB14_TD2 ((unsigned int) AT91C_PIO_PB14) /* SSC Transmit Data 2 */
  548. #define AT91C_PB14_ETXER ((unsigned int) AT91C_PIO_PB14) /* Ethernet MAC Transmikt Coding Error */
  549. #define AT91C_PIO_PB13 ((unsigned int) 1 << 13) /* Pin Controlled by PB13 */
  550. #define AT91C_PB13_TK2 ((unsigned int) AT91C_PIO_PB13) /* SSC Transmit Clock 2 */
  551. #define AT91C_PB13_ETX3 ((unsigned int) AT91C_PIO_PB13) /* Ethernet MAC Transmit Data 3 */
  552. #define AT91C_PIO_PB12 ((unsigned int) 1 << 12) /* Pin Controlled by PB12 */
  553. #define AT91C_PB12_TF2 ((unsigned int) AT91C_PIO_PB12) /* SSC Transmit Frame Sync 2 */
  554. #define AT91C_PB12_ETX2 ((unsigned int) AT91C_PIO_PB12) /* Ethernet MAC Transmit Data 2 */
  555. #define AT91C_PIOB_BSR ((AT91_REG *) 0xFFFFF674) /* (PIOB) Select B Register */
  556. #define AT91C_PIOB_PDR ((AT91_REG *) 0xFFFFF604) /* (PIOB) PIO Disable Register */
  557. #define AT91C_EBI_CS3A_SMC_SmartMedia ((unsigned int) 0x1 << 3) /* (EBI) Chip Select 3 is assigned to the Static Memory Controller and the SmartMedia Logic is activated. */
  558. #define AT91C_SMC2_ACSS_STANDARD ((unsigned int) 0x0 << 16) /* (SMC2) Standard, asserted at the beginning of the access and deasserted at the end. */
  559. #define AT91C_SMC2_DBW_8 ((unsigned int) 0x2 << 13) /* (SMC2) 8-bit. */
  560. #define AT91C_SMC2_WSEN ((unsigned int) 0x1 << 7) /* (SMC2) Wait State Enable */
  561. #define AT91C_PIOC_ASR ((AT91_REG *) 0xFFFFF870) /* (PIOC) Select A Register */
  562. #define AT91C_PIOC_SODR ((AT91_REG *) 0xFFFFF830) /* (PIOC) Set Output Data Register */
  563. #define AT91C_PIOC_CODR ((AT91_REG *) 0xFFFFF834) /* (PIOC) Clear Output Data Register */
  564. #define AT91C_PIOC_PDSR ((AT91_REG *) 0xFFFFF83C) /* (PIOC) Pin Data Status Register */
  565. #define AT91C_BASE_SPI ((AT91PS_SPI) 0xFFFE0000) /* (SPI) Base Address */
  566. #define AT91C_BASE_EMAC ((AT91PS_EMAC) 0xFFFBC000) /* (EMAC) Base Address */
  567. #define AT91C_BASE_PMC ((AT91PS_PMC) 0xFFFFFC00) /* (PMC) Base Address */
  568. #define AT91C_BASE_TC0 ((AT91PS_TC) 0xFFFA0000) /* (TC0) Base Address */
  569. #define AT91C_BASE_DBGU ((AT91PS_DBGU) 0xFFFFF200) /* (DBGU) Base Address */
  570. #define AT91C_BASE_CKGR ((AT91PS_CKGR) 0xFFFFFC20) /* (CKGR) Base Address */
  571. #define AT91C_BASE_PIOC ((AT91PS_PIO) 0xFFFFF800) /* (PIOC) Base Address */
  572. #define AT91C_BASE_PIOB ((AT91PS_PIO) 0xFFFFF600) /* (PIOB) Base Address */
  573. #define AT91C_BASE_PIOA ((AT91PS_PIO) 0xFFFFF400) /* (PIOA) Base Address */
  574. #define AT91C_EBI_CSA ((AT91_REG *) 0xFFFFFF60) /* (EBI) Chip Select Assignment Register */
  575. #define AT91C_BASE_SMC2 ((AT91PS_SMC2) 0xFFFFFF70) /* (SMC2) Base Address */
  576. #define AT91C_BASE_US0 ((AT91PS_USART) 0xFFFC0000) /* (US0) Base Address */
  577. #define AT91C_BASE_US1 ((AT91PS_USART) 0xFFFC4000) /* (US1) Base Address */
  578. #define AT91C_TCB0_BMR ((AT91_REG *) 0xFFFA00C4) /* (TCB0) TC Block Mode Register */
  579. #define AT91C_TCB0_BCR ((AT91_REG *) 0xFFFA00C0) /* (TCB0) TC Block Control Register */
  580. #define AT91C_PIOC_PDR ((AT91_REG *) 0xFFFFF804) /* (PIOC) PIO Disable Register */
  581. #define AT91C_PIOC_PER ((AT91_REG *) 0xFFFFF800) /* (PIOC) PIO Enable Register */
  582. #define AT91C_PIOC_ODR ((AT91_REG *) 0xFFFFF814) /* (PIOC) Output Disable Registerr */
  583. #define AT91C_PIOB_PER ((AT91_REG *) 0xFFFFF600) /* (PIOB) PIO Enable Register */
  584. #define AT91C_PIOB_ODR ((AT91_REG *) 0xFFFFF614) /* (PIOB) Output Disable Registerr */
  585. #define AT91C_PIOB_PDSR ((AT91_REG *) 0xFFFFF63C) /* (PIOB) Pin Data Status Register */
  586. #endif