123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481 |
- /*
- * Copyright (C) Matrix Vision GmbH 2008
- *
- * Matrix Vision mvBlueLYNX-M7 configuration file
- * based on Freescale's MPC8349ITX.
- *
- * See file CREDITS for list of people who contributed to this
- * project.
- *
- * This program is free software; you can redistribute it and/or
- * modify it under the terms of the GNU General Public License as
- * published by the Free Software Foundation; either version 2 of
- * the License, or (at your option) any later version.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
- * MA 02111-1307 USA
- */
- #ifndef __CONFIG_H
- #define __CONFIG_H
- #include <version.h>
- /*
- * High Level Configuration Options
- */
- #define CONFIG_E300 1
- #define CONFIG_MPC83xx 1
- #define CONFIG_MPC834x 1
- #define CONFIG_MPC8343 1
- #define CONFIG_SYS_IMMR 0xE0000000
- #define CONFIG_PCI
- #define CONFIG_83XX_GENERIC_PCI
- #define CONFIG_PCI_SKIP_HOST_BRIDGE
- #define CONFIG_HARD_I2C
- #define CONFIG_TSEC_ENET
- #define CONFIG_MPC8XXX_SPI
- #define CONFIG_HARD_SPI
- #define MVBLM7_MMC_CS 0x04000000
- /* I2C */
- #undef CONFIG_SOFT_I2C
- #define CONFIG_FSL_I2C
- #define CONFIG_I2C_MULTI_BUS
- #define CONFIG_SYS_I2C_OFFSET 0x3000
- #define CONFIG_SYS_I2C2_OFFSET 0x3100
- #define CONFIG_SYS_I2C_SPEED 100000
- #define CONFIG_SYS_I2C_SLAVE 0x7F
- /*
- * DDR Setup
- */
- #define CONFIG_SYS_DDR_BASE 0x00000000
- #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
- #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
- #define CONFIG_SYS_83XX_DDR_USES_CS0 1
- #define CONFIG_SYS_MEMTEST_START (60<<20)
- #define CONFIG_SYS_MEMTEST_END (70<<20)
- #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
- DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
- #define CONFIG_SYS_DDR_SIZE 256
- /* HC, 75Ohm, DDR-II, DRQ */
- #define CONFIG_SYS_DDRCDR 0x80000001
- /* EN, ODT_WR, 3BA, 14row, 10col */
- #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014102
- #define CONFIG_SYS_DDR_CS1_CONFIG 0x0
- #define CONFIG_SYS_DDR_CS2_CONFIG 0x0
- #define CONFIG_SYS_DDR_CS3_CONFIG 0x0
- #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
- #define CONFIG_SYS_DDR_CS1_BNDS 0x0
- #define CONFIG_SYS_DDR_CS2_BNDS 0x0
- #define CONFIG_SYS_DDR_CS3_BNDS 0x0
- #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
- #define CONFIG_SYS_DDR_TIMING_0 0x00260802
- #define CONFIG_SYS_DDR_TIMING_1 0x2625b221
- #define CONFIG_SYS_DDR_TIMING_2 0x1f9820c7
- #define CONFIG_SYS_DDR_TIMING_3 0x00000000
- /* ~MEM_EN, SREN, DDR-II, 32_BE */
- #define CONFIG_SYS_DDR_SDRAM_CFG 0x43080000
- #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
- #define CONFIG_SYS_DDR_INTERVAL 0x04060100
- #define CONFIG_SYS_DDR_MODE 0x078e0232
- /* Flash */
- #define CONFIG_SYS_FLASH_CFI
- #define CONFIG_FLASH_CFI_DRIVER
- #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
- #define CONFIG_SYS_FLASH_BASE 0xFF800000
- #define CONFIG_SYS_FLASH_SIZE 8
- #define CONFIG_SYS_FLASH_SIZE_SHIFT 3
- #define CONFIG_SYS_FLASH_EMPTY_INFO
- #define CONFIG_SYS_FLASH_ERASE_TOUT 60000
- #define CONFIG_SYS_FLASH_WRITE_TOUT 500
- #define CONFIG_SYS_MAX_FLASH_BANKS 1
- #define CONFIG_SYS_MAX_FLASH_SECT 256
- #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_PS_16 | BR_V)
- #define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
- OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS|\
- OR_GPCM_SCY_15 | OR_GPCM_TRLX | OR_GPCM_EHTR | \
- OR_GPCM_EAD)
- #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
- #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | (0x13 + CONFIG_SYS_FLASH_SIZE_SHIFT))
- /*
- * U-Boot memory configuration
- */
- #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
- #undef CONFIG_SYS_RAMBOOT
- #define CONFIG_SYS_INIT_RAM_LOCK
- #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
- #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/
- #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
- #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
- #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
- /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
- #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
- #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
- /*
- * Local Bus LCRR and LBCR regs
- * LCRR: DLL bypass, Clock divider is 4
- * External Local Bus rate is
- * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
- */
- #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
- #define CONFIG_SYS_LBC_LBCR 0x00000000
- /* LB sdram refresh timer, about 6us */
- #define CONFIG_SYS_LBC_LSRT 0x32000000
- /* LB refresh timer prescal, 266MHz/32*/
- #define CONFIG_SYS_LBC_MRTPR 0x20000000
- /*
- * Serial Port
- */
- #define CONFIG_CONS_INDEX 1
- #undef CONFIG_SERIAL_SOFTWARE_FIFO
- #define CONFIG_SYS_NS16550
- #define CONFIG_SYS_NS16550_SERIAL
- #define CONFIG_SYS_NS16550_REG_SIZE 1
- #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
- #define CONFIG_SYS_BAUDRATE_TABLE \
- {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
- #define CONFIG_CONSOLE ttyS0
- #define CONFIG_BAUDRATE 115200
- #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
- #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
- /* pass open firmware flat tree */
- #define CONFIG_OF_LIBFDT 1
- #define CONFIG_OF_BOARD_SETUP 1
- #define CONFIG_OF_STDOUT_VIA_ALIAS 1
- #define MV_DTB_NAME "mvblm7.dtb"
- /*
- * PCI
- */
- #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
- #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
- #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000
- #define CONFIG_SYS_PCI1_MMIO_BASE (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
- #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
- #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000
- #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
- #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
- #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000
- #define _IO_BASE 0x00000000
- #define CONFIG_NET_MULTI 1
- #define CONFIG_NET_RETRY_COUNT 3
- #define PCI_66M
- #define CONFIG_83XX_CLKIN 66666667
- #define CONFIG_PCI_PNP
- #define CONFIG_PCI_SCAN_SHOW
- /* TSEC */
- #define CONFIG_GMII
- #define CONFIG_SYS_VSC8601_SKEWFIX
- #define CONFIG_SYS_VSC8601_SKEW_TX 3
- #define CONFIG_SYS_VSC8601_SKEW_RX 3
- #define CONFIG_TSEC1
- #define CONFIG_TSEC2
- #define CONFIG_HAS_ETH0
- #define CONFIG_TSEC1_NAME "TSEC0"
- #define CONFIG_FEC1_PHY_NORXERR
- #define CONFIG_SYS_TSEC1_OFFSET 0x24000
- #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
- #define TSEC1_PHY_ADDR 0x10
- #define TSEC1_PHYIDX 0
- #define TSEC1_FLAGS (TSEC_GIGABIT|TSEC_REDUCED)
- #define CONFIG_HAS_ETH1
- #define CONFIG_TSEC2_NAME "TSEC1"
- #define CONFIG_FEC2_PHY_NORXERR
- #define CONFIG_SYS_TSEC2_OFFSET 0x25000
- #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
- #define TSEC2_PHY_ADDR 0x11
- #define TSEC2_PHYIDX 0
- #define TSEC2_FLAGS (TSEC_GIGABIT|TSEC_REDUCED)
- #define CONFIG_ETHPRIME "TSEC0"
- #define CONFIG_BOOTP_VENDOREX
- #define CONFIG_BOOTP_SUBNETMASK
- #define CONFIG_BOOTP_GATEWAY
- #define CONFIG_BOOTP_DNS
- #define CONFIG_BOOTP_DNS2
- #define CONFIG_BOOTP_HOSTNAME
- #define CONFIG_BOOTP_BOOTFILESIZE
- #define CONFIG_BOOTP_BOOTPATH
- #define CONFIG_BOOTP_NTPSERVER
- #define CONFIG_BOOTP_RANDOM_DELAY
- #define CONFIG_BOOTP_SEND_HOSTNAME
- /* USB */
- #define CONFIG_HAS_FSL_DR_USB
- /*
- * Environment
- */
- #undef CONFIG_SYS_FLASH_PROTECTION
- #define CONFIG_ENV_OVERWRITE
- #define CONFIG_ENV_IS_IN_FLASH 1
- #define CONFIG_ENV_ADDR 0xFF800000
- #define CONFIG_ENV_SIZE 0x2000
- #define CONFIG_ENV_SECT_SIZE 0x2000
- #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR+CONFIG_ENV_SIZE)
- #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
- #define CONFIG_LOADS_ECHO
- #define CONFIG_SYS_LOADS_BAUD_CHANGE
- /*
- * Command line configuration.
- */
- #include <config_cmd_default.h>
- #define CONFIG_CMD_CACHE
- #define CONFIG_CMD_IRQ
- #define CONFIG_CMD_NET
- #define CONFIG_CMD_MII
- #define CONFIG_CMD_PING
- #define CONFIG_CMD_DHCP
- #define CONFIG_CMD_SDRAM
- #define CONFIG_CMD_PCI
- #define CONFIG_CMD_I2C
- #define CONFIG_CMD_FPGA
- #undef CONFIG_WATCHDOG
- /*
- * Miscellaneous configurable options
- */
- #define CONFIG_SYS_LONGHELP
- #define CONFIG_CMDLINE_EDITING
- #define CONFIG_SYS_HUSH_PARSER
- #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
- /* default load address */
- #define CONFIG_SYS_LOAD_ADDR 0x2000000
- /* default location for tftp and bootm */
- #define CONFIG_LOADADDR 0x200000
- #define CONFIG_SYS_PROMPT "mvBL-M7> "
- #define CONFIG_SYS_CBSIZE 256
- #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
- #define CONFIG_SYS_MAXARGS 16
- #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
- #define CONFIG_SYS_HZ 1000
- /*
- * For booting Linux, the board info and command line data
- * have to be in the first 8 MB of memory, since this is
- * the maximum mapped by the Linux kernel during initialization.
- */
- #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
- #define CONFIG_SYS_HRCW_LOW 0x0
- #define CONFIG_SYS_HRCW_HIGH 0x0
- /*
- * System performance
- */
- #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
- #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
- #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
- #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
- /* clocking */
- #define CONFIG_SYS_SCCR_ENCCM 0
- #define CONFIG_SYS_SCCR_USBMPHCM 0
- #define CONFIG_SYS_SCCR_USBDRCM 2
- #define CONFIG_SYS_SCCR_TSEC1CM 1
- #define CONFIG_SYS_SCCR_TSEC2CM 1
- #define CONFIG_SYS_SICRH 0x1fff8003
- #define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1 | SICRL_USB0)
- #define CONFIG_SYS_HID0_INIT 0x000000000
- #define CONFIG_SYS_HID0_FINAL CONFIG_SYS_HID0_INIT
- #define CONFIG_SYS_HID2 HID2_HBE
- #define CONFIG_HIGH_BATS 1
- /* DDR */
- #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
- #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
- /* PCI */
- #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
- #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
- #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT |\
- BATL_GUARDEDSTORAGE)
- #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
- /* no PCI2 */
- #define CONFIG_SYS_IBAT3L 0
- #define CONFIG_SYS_IBAT3U 0
- #define CONFIG_SYS_IBAT4L 0
- #define CONFIG_SYS_IBAT4U 0
- /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
- #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | \
- BATL_GUARDEDSTORAGE)
- #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
- /* stack in DCACHE 0xFDF00000 & FLASH @ 0xFF800000 */
- #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE | \
- BATL_GUARDEDSTORAGE)
- #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
- #define CONFIG_SYS_IBAT7L 0
- #define CONFIG_SYS_IBAT7U 0
- #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
- #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
- #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
- #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
- #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
- #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
- #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
- #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
- #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
- #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
- #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
- #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
- #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
- #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
- #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
- #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
- /*
- * Internal Definitions
- *
- * Boot Flags
- */
- #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
- #define BOOTFLAG_WARM 0x02 /* Software reboot */
- /*
- * Environment Configuration
- */
- #define CONFIG_ENV_OVERWRITE
- #define CONFIG_NETDEV eth0
- /* Default path and filenames */
- #define CONFIG_BOOTDELAY 5
- #define CONFIG_AUTOBOOT_KEYED
- #define CONFIG_AUTOBOOT_STOP_STR "s"
- #define CONFIG_ZERO_BOOTDELAY_CHECK
- #define CONFIG_RESET_TO_RETRY 1000
- #define MV_CI mvBL-M7
- #define MV_VCI mvBL-M7
- #define MV_FPGA_DATA 0xfff80000
- #define MV_FPGA_SIZE 0x00076ca2
- #define MV_KERNEL_ADDR 0xff810000
- #define MV_INITRD_ADDR 0xffb00000
- #define MV_SOURCE_ADDR 0xff804000
- #define MV_SOURCE_ADDR2 0xff806000
- #define MV_DTB_ADDR 0xff808000
- #define MV_INITRD_LENGTH 0x00400000
- #define CONFIG_SHOW_BOOT_PROGRESS 1
- #define MV_KERNEL_ADDR_RAM 0x00100000
- #define MV_DTB_ADDR_RAM 0x00600000
- #define MV_INITRD_ADDR_RAM 0x01000000
- #define CONFIG_BOOTCOMMAND "if imi ${autoscr_addr}; \
- then source ${autoscr_addr}; \
- else source ${autoscr_addr2}; \
- fi;"
- #define CONFIG_BOOTARGS "root=/dev/ram ro rootfstype=squashfs"
- #define CONFIG_EXTRA_ENV_SETTINGS \
- "console_nr=0\0" \
- "baudrate=" MK_STR(CONFIG_BAUDRATE) "\0" \
- "stdin=serial\0" \
- "stdout=serial\0" \
- "stderr=serial\0" \
- "fpga=0\0" \
- "fpgadata=" MK_STR(MV_FPGA_DATA) "\0" \
- "fpgadatasize=" MK_STR(MV_FPGA_SIZE) "\0" \
- "autoscr_addr=" MK_STR(MV_SOURCE_ADDR) "\0" \
- "autoscr_addr2=" MK_STR(MV_SOURCE_ADDR2) "\0" \
- "mv_kernel_addr=" MK_STR(MV_KERNEL_ADDR) "\0" \
- "mv_kernel_addr_ram=" MK_STR(MV_KERNEL_ADDR_RAM) "\0" \
- "mv_initrd_addr=" MK_STR(MV_INITRD_ADDR) "\0" \
- "mv_initrd_addr_ram=" MK_STR(MV_INITRD_ADDR_RAM) "\0" \
- "mv_initrd_length=" MK_STR(MV_INITRD_LENGTH) "\0" \
- "mv_dtb_addr=" MK_STR(MV_DTB_ADDR) "\0" \
- "mv_dtb_addr_ram=" MK_STR(MV_DTB_ADDR_RAM) "\0" \
- "dtb_name=" MK_STR(MV_DTB_NAME) "\0" \
- "mv_version=" U_BOOT_VERSION "\0" \
- "dhcp_client_id=" MK_STR(MV_CI) "\0" \
- "dhcp_vendor-class-identifier=" MK_STR(MV_VCI) "\0" \
- "netretry=no\0" \
- "use_static_ipaddr=no\0" \
- "static_ipaddr=192.168.90.10\0" \
- "static_netmask=255.255.255.0\0" \
- "static_gateway=0.0.0.0\0" \
- "initrd_name=uInitrd.mvblm7-xenorfs\0" \
- "zcip=no\0" \
- "netboot=yes\0" \
- "mvtest=Ff\0" \
- "tried_bootfromflash=no\0" \
- "tried_bootfromnet=no\0" \
- "bootfile=mvblm72625.boot\0" \
- "use_dhcp=yes\0" \
- "gev_start=yes\0" \
- "mvbcdma_debug=0\0" \
- "mvbcia_debug=0\0" \
- "propdev_debug=0\0" \
- "gevss_debug=0\0" \
- "watchdog=0\0" \
- "usb_dr_mode=host\0" \
- "sensor_cnt=2\0" \
- ""
- #define CONFIG_FPGA_COUNT 1
- #define CONFIG_FPGA CONFIG_SYS_ALTERA_CYCLON2
- #define CONFIG_FPGA_ALTERA
- #define CONFIG_FPGA_CYCLON2
- #endif
|