m5275.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * MCF5275 Internal Memory Map
  3. *
  4. * Copyright (C) 2003-2004, Greg Ungerer (gerg@snapgear.com)
  5. * Copyright (C) 2004-2008 Arthur Shipkowski (art@videon-central.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef __M5275_H__
  26. #define __M5275_H__
  27. /*
  28. * Define the 5275 SIM register set addresses. These are similar,
  29. * but not quite identical to the 5282 registers and offsets.
  30. */
  31. #define MCFICM_INTC0 0x0c00 /* Base for Interrupt Ctrl 0 */
  32. #define MCFICM_INTC1 0x0d00 /* Base for Interrupt Ctrl 1 */
  33. #define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */
  34. #define MCFINTC_IPRL 0x04 /* Interrupt pending 1-31 */
  35. #define MCFINTC_IMRH 0x08 /* Interrupt mask 32-63 */
  36. #define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */
  37. #define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */
  38. #define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */
  39. #define MCFINTC_IRLR 0x18 /* */
  40. #define MCFINTC_IACKL 0x19 /* */
  41. #define MCFINTC_ICR0 0x40 /* Base ICR register */
  42. #define MCF_GPIO_PAR_UART 0x10007c
  43. #define UART0_ENABLE_MASK 0x000f
  44. #define UART1_ENABLE_MASK 0x00f0
  45. #define UART2_ENABLE_MASK 0x3f00
  46. #define MCF_GPIO_PAR_FECI2C 0x100082
  47. #define PAR_SDA_ENABLE_MASK 0x0003
  48. #define PAR_SCL_ENABLE_MASK 0x000c
  49. #define MCFSIM_WRRR 0x140000
  50. #define MCFSIM_SDCR 0x40
  51. /*********************************************************************
  52. * SDRAM Controller (SDRAMC)
  53. *********************************************************************/
  54. /* Register read/write macros */
  55. #define MCF_SDRAMC_SDMR (*(vuint32*)(void*)(&__IPSBAR[0x000040]))
  56. #define MCF_SDRAMC_SDCR (*(vuint32*)(void*)(&__IPSBAR[0x000044]))
  57. #define MCF_SDRAMC_SDCFG1 (*(vuint32*)(void*)(&__IPSBAR[0x000048]))
  58. #define MCF_SDRAMC_SDCFG2 (*(vuint32*)(void*)(&__IPSBAR[0x00004C]))
  59. #define MCF_SDRAMC_SDBAR0 (*(vuint32*)(void*)(&__IPSBAR[0x000050]))
  60. #define MCF_SDRAMC_SDBAR1 (*(vuint32*)(void*)(&__IPSBAR[0x000058]))
  61. #define MCF_SDRAMC_SDMR0 (*(vuint32*)(void*)(&__IPSBAR[0x000054]))
  62. #define MCF_SDRAMC_SDMR1 (*(vuint32*)(void*)(&__IPSBAR[0x00005C]))
  63. /* Bit definitions and macros for MCF_SDRAMC_SDMR */
  64. #define MCF_SDRAMC_SDMR_CMD (0x00010000)
  65. #define MCF_SDRAMC_SDMR_AD(x) (((x)&0x00000FFF)<<18)
  66. #define MCF_SDRAMC_SDMR_BNKAD(x) (((x)&0x00000003)<<30)
  67. #define MCF_SDRAMC_SDMR_BNKAD_LMR (0x00000000)
  68. #define MCF_SDRAMC_SDMR_BNKAD_LEMR (0x40000000)
  69. /* Bit definitions and macros for MCF_SDRAMC_SDCR */
  70. #define MCF_SDRAMC_SDCR_IPALL (0x00000002)
  71. #define MCF_SDRAMC_SDCR_IREF (0x00000004)
  72. #define MCF_SDRAMC_SDCR_DQS_OE(x) (((x)&0x00000003)<<10)
  73. #define MCF_SDRAMC_SDCR_DQP_BP (0x00008000)
  74. #define MCF_SDRAMC_SDCR_RCNT(x) (((x)&0x0000003F)<<16)
  75. #define MCF_SDRAMC_SDCR_MUX(x) (((x)&0x00000003)<<24)
  76. #define MCF_SDRAMC_SDCR_REF (0x10000000)
  77. #define MCF_SDRAMC_SDCR_CKE (0x40000000)
  78. #define MCF_SDRAMC_SDCR_MODE_EN (0x80000000)
  79. /* Bit definitions and macros for MCF_SDRAMC_SDCFG1 */
  80. #define MCF_SDRAMC_SDCFG1_WTLAT(x) (((x)&0x00000007)<<4)
  81. #define MCF_SDRAMC_SDCFG1_REF2ACT(x) (((x)&0x0000000F)<<8)
  82. #define MCF_SDRAMC_SDCFG1_PRE2ACT(x) (((x)&0x00000007)<<12)
  83. #define MCF_SDRAMC_SDCFG1_ACT2RW(x) (((x)&0x00000007)<<16)
  84. #define MCF_SDRAMC_SDCFG1_RDLAT(x) (((x)&0x0000000F)<<20)
  85. #define MCF_SDRAMC_SDCFG1_SWT2RD(x) (((x)&0x00000007)<<24)
  86. #define MCF_SDRAMC_SDCFG1_SRD2RW(x) (((x)&0x0000000F)<<28)
  87. /* Bit definitions and macros for MCF_SDRAMC_SDCFG2 */
  88. #define MCF_SDRAMC_SDCFG2_BL(x) (((x)&0x0000000F)<<16)
  89. #define MCF_SDRAMC_SDCFG2_BRD2WT(x) (((x)&0x0000000F)<<20)
  90. #define MCF_SDRAMC_SDCFG2_BWT2RW(x) (((x)&0x0000000F)<<24)
  91. #define MCF_SDRAMC_SDCFG2_BRD2PRE(x) (((x)&0x0000000F)<<28)
  92. /* Bit definitions and macros for MCF_SDRAMC_SDBARn */
  93. #define MCF_SDRAMC_SDBARn_BASE(x) (((x)&0x00003FFF)<<18)
  94. #define MCF_SDRAMC_SDBARn_BA(x) ((x)&0xFFFF0000)
  95. /* Bit definitions and macros for MCF_SDRAMC_SDMRn */
  96. #define MCF_SDRAMC_SDMRn_V (0x00000001)
  97. #define MCF_SDRAMC_SDMRn_WP (0x00000080)
  98. #define MCF_SDRAMC_SDMRn_MASK(x) (((x)&0x00003FFF)<<18)
  99. #define MCF_SDRAMC_SDMRn_BAM_4G (0xFFFF0000)
  100. #define MCF_SDRAMC_SDMRn_BAM_2G (0x7FFF0000)
  101. #define MCF_SDRAMC_SDMRn_BAM_1G (0x3FFF0000)
  102. #define MCF_SDRAMC_SDMRn_BAM_1024M (0x3FFF0000)
  103. #define MCF_SDRAMC_SDMRn_BAM_512M (0x1FFF0000)
  104. #define MCF_SDRAMC_SDMRn_BAM_256M (0x0FFF0000)
  105. #define MCF_SDRAMC_SDMRn_BAM_128M (0x07FF0000)
  106. #define MCF_SDRAMC_SDMRn_BAM_64M (0x03FF0000)
  107. #define MCF_SDRAMC_SDMRn_BAM_32M (0x01FF0000)
  108. #define MCF_SDRAMC_SDMRn_BAM_16M (0x00FF0000)
  109. #define MCF_SDRAMC_SDMRn_BAM_8M (0x007F0000)
  110. #define MCF_SDRAMC_SDMRn_BAM_4M (0x003F0000)
  111. #define MCF_SDRAMC_SDMRn_BAM_2M (0x001F0000)
  112. #define MCF_SDRAMC_SDMRn_BAM_1M (0x000F0000)
  113. #define MCF_SDRAMC_SDMRn_BAM_1024K (0x000F0000)
  114. #define MCF_SDRAMC_SDMRn_BAM_512K (0x00070000)
  115. #define MCF_SDRAMC_SDMRn_BAM_256K (0x00030000)
  116. #define MCF_SDRAMC_SDMRn_BAM_128K (0x00010000)
  117. #define MCF_SDRAMC_SDMRn_BAM_64K (0x00000000)
  118. /*********************************************************************
  119. * Interrupt Controller (INTC)
  120. ********************************************************************/
  121. #define INT0_LO_RSVD0 (0)
  122. #define INT0_LO_EPORT1 (1)
  123. #define INT0_LO_EPORT2 (2)
  124. #define INT0_LO_EPORT3 (3)
  125. #define INT0_LO_EPORT4 (4)
  126. #define INT0_LO_EPORT5 (5)
  127. #define INT0_LO_EPORT6 (6)
  128. #define INT0_LO_EPORT7 (7)
  129. #define INT0_LO_SCM (8)
  130. #define INT0_LO_DMA0 (9)
  131. #define INT0_LO_DMA1 (10)
  132. #define INT0_LO_DMA2 (11)
  133. #define INT0_LO_DMA3 (12)
  134. #define INT0_LO_UART0 (13)
  135. #define INT0_LO_UART1 (14)
  136. #define INT0_LO_UART2 (15)
  137. #define INT0_LO_RSVD1 (16)
  138. #define INT0_LO_I2C (17)
  139. #define INT0_LO_QSPI (18)
  140. #define INT0_LO_DTMR0 (19)
  141. #define INT0_LO_DTMR1 (20)
  142. #define INT0_LO_DTMR2 (21)
  143. #define INT0_LO_DTMR3 (22)
  144. #define INT0_LO_FEC0_TXF (23)
  145. #define INT0_LO_FEC0_TXB (24)
  146. #define INT0_LO_FEC0_UN (25)
  147. #define INT0_LO_FEC0_RL (26)
  148. #define INT0_LO_FEC0_RXF (27)
  149. #define INT0_LO_FEC0_RXB (28)
  150. #define INT0_LO_FEC0_MII (29)
  151. #define INT0_LO_FEC0_LC (30)
  152. #define INT0_LO_FEC0_HBERR (31)
  153. #define INT0_HI_FEC0_GRA (32)
  154. #define INT0_HI_FEC0_EBERR (33)
  155. #define INT0_HI_FEC0_BABT (34)
  156. #define INT0_HI_FEC0_BABR (35)
  157. #define INT0_HI_PIT0 (36)
  158. #define INT0_HI_PIT1 (37)
  159. #define INT0_HI_PIT2 (38)
  160. #define INT0_HI_PIT3 (39)
  161. #define INT0_HI_RNG (40)
  162. #define INT0_HI_SKHA (41)
  163. #define INT0_HI_MDHA (42)
  164. #define INT0_HI_USB (43)
  165. #define INT0_HI_USB_EP0 (44)
  166. #define INT0_HI_USB_EP1 (45)
  167. #define INT0_HI_USB_EP2 (46)
  168. #define INT0_HI_USB_EP3 (47)
  169. /* 48-63 Reserved */
  170. /* 0-22 Reserved */
  171. #define INT1_LO_FEC1_TXF (23)
  172. #define INT1_LO_FEC1_TXB (24)
  173. #define INT1_LO_FEC1_UN (25)
  174. #define INT1_LO_FEC1_RL (26)
  175. #define INT1_LO_FEC1_RXF (27)
  176. #define INT1_LO_FEC1_RXB (28)
  177. #define INT1_LO_FEC1_MII (29)
  178. #define INT1_LO_FEC1_LC (30)
  179. #define INT1_LO_FEC1_HBERR (31)
  180. #define INT1_HI_FEC1_GRA (32)
  181. #define INT1_HI_FEC1_EBERR (33)
  182. #define INT1_HI_FEC1_BABT (34)
  183. #define INT1_HI_FEC1_BABR (35)
  184. /* 36-63 Reserved */
  185. /* Bit definitions and macros for INTC_IPRL */
  186. #define INTC_IPRL_INT31 (0x80000000)
  187. #define INTC_IPRL_INT30 (0x40000000)
  188. #define INTC_IPRL_INT29 (0x20000000)
  189. #define INTC_IPRL_INT28 (0x10000000)
  190. #define INTC_IPRL_INT27 (0x08000000)
  191. #define INTC_IPRL_INT26 (0x04000000)
  192. #define INTC_IPRL_INT25 (0x02000000)
  193. #define INTC_IPRL_INT24 (0x01000000)
  194. #define INTC_IPRL_INT23 (0x00800000)
  195. #define INTC_IPRL_INT22 (0x00400000)
  196. #define INTC_IPRL_INT21 (0x00200000)
  197. #define INTC_IPRL_INT20 (0x00100000)
  198. #define INTC_IPRL_INT19 (0x00080000)
  199. #define INTC_IPRL_INT18 (0x00040000)
  200. #define INTC_IPRL_INT17 (0x00020000)
  201. #define INTC_IPRL_INT16 (0x00010000)
  202. #define INTC_IPRL_INT15 (0x00008000)
  203. #define INTC_IPRL_INT14 (0x00004000)
  204. #define INTC_IPRL_INT13 (0x00002000)
  205. #define INTC_IPRL_INT12 (0x00001000)
  206. #define INTC_IPRL_INT11 (0x00000800)
  207. #define INTC_IPRL_INT10 (0x00000400)
  208. #define INTC_IPRL_INT9 (0x00000200)
  209. #define INTC_IPRL_INT8 (0x00000100)
  210. #define INTC_IPRL_INT7 (0x00000080)
  211. #define INTC_IPRL_INT6 (0x00000040)
  212. #define INTC_IPRL_INT5 (0x00000020)
  213. #define INTC_IPRL_INT4 (0x00000010)
  214. #define INTC_IPRL_INT3 (0x00000008)
  215. #define INTC_IPRL_INT2 (0x00000004)
  216. #define INTC_IPRL_INT1 (0x00000002)
  217. #define INTC_IPRL_INT0 (0x00000001)
  218. /* Bit definitions and macros for RCR */
  219. #define RCM_RCR_FRCRSTOUT (0x40)
  220. #define RCM_RCR_SOFTRST (0x80)
  221. #define FMPLL_SYNSR_LOCK (0x00000008)
  222. #endif /* __M5275_H__ */