immap_5275.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469
  1. /*
  2. * MCF5274/5 Internal Memory Map
  3. *
  4. * Copyright (c) 2005 Arthur Shipkowski <art@videon-central.com>
  5. * Based on work Copyright (c) 2003 Josef Baumgartner
  6. * <josef.baumgartner@telex.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __IMMAP_5275__
  27. #define __IMMAP_5275__
  28. #define MMAP_SCM (CFG_MBAR + 0x00000000)
  29. #define MMAP_SDRAM (CFG_MBAR + 0x00000040)
  30. #define MMAP_FBCS (CFG_MBAR + 0x00000080)
  31. #define MMAP_DMA0 (CFG_MBAR + 0x00000100)
  32. #define MMAP_DMA1 (CFG_MBAR + 0x00000110)
  33. #define MMAP_DMA2 (CFG_MBAR + 0x00000120)
  34. #define MMAP_DMA3 (CFG_MBAR + 0x00000130)
  35. #define MMAP_UART0 (CFG_MBAR + 0x00000200)
  36. #define MMAP_UART1 (CFG_MBAR + 0x00000240)
  37. #define MMAP_UART2 (CFG_MBAR + 0x00000280)
  38. #define MMAP_I2C (CFG_MBAR + 0x00000300)
  39. #define MMAP_QSPI (CFG_MBAR + 0x00000340)
  40. #define MMAP_DTMR0 (CFG_MBAR + 0x00000400)
  41. #define MMAP_DTMR1 (CFG_MBAR + 0x00000440)
  42. #define MMAP_DTMR2 (CFG_MBAR + 0x00000480)
  43. #define MMAP_DTMR3 (CFG_MBAR + 0x000004C0)
  44. #define MMAP_INTC0 (CFG_MBAR + 0x00000C00)
  45. #define MMAP_INTC1 (CFG_MBAR + 0x00000D00)
  46. #define MMAP_INTCACK (CFG_MBAR + 0x00000F00)
  47. #define MMAP_FEC0 (CFG_MBAR + 0x00001000)
  48. #define MMAP_FEC0FIFO (CFG_MBAR + 0x00001400)
  49. #define MMAP_FEC1 (CFG_MBAR + 0x00001800)
  50. #define MMAP_FEC1FIFO (CFG_MBAR + 0x00001C00)
  51. #define MMAP_GPIO (CFG_MBAR + 0x00100000)
  52. #define MMAP_RCM (CFG_MBAR + 0x00110000)
  53. #define MMAP_CCM (CFG_MBAR + 0x00110004)
  54. #define MMAP_PLL (CFG_MBAR + 0x00120000)
  55. #define MMAP_EPORT (CFG_MBAR + 0x00130000)
  56. #define MMAP_WDOG (CFG_MBAR + 0x00140000)
  57. #define MMAP_PIT0 (CFG_MBAR + 0x00150000)
  58. #define MMAP_PIT1 (CFG_MBAR + 0x00160000)
  59. #define MMAP_PIT2 (CFG_MBAR + 0x00170000)
  60. #define MMAP_PIT3 (CFG_MBAR + 0x00180000)
  61. #define MMAP_MDHA (CFG_MBAR + 0x00190000)
  62. #define MMAP_RNG (CFG_MBAR + 0x001A0000)
  63. #define MMAP_SKHA (CFG_MBAR + 0x001B0000)
  64. #define MMAP_USB (CFG_MBAR + 0x001C0000)
  65. #define MMAP_PWM0 (CFG_MBAR + 0x001D0000)
  66. /* System configuration registers
  67. */
  68. typedef struct sys_ctrl {
  69. u32 ipsbar;
  70. u32 res1;
  71. u32 rambar;
  72. u32 res2;
  73. u8 crsr;
  74. u8 cwcr;
  75. u8 lpicr;
  76. u8 cwsr;
  77. u8 res3[8];
  78. u32 mpark;
  79. u8 mpr;
  80. u8 res4[3];
  81. u8 pacr0;
  82. u8 pacr1;
  83. u8 pacr2;
  84. u8 pacr3;
  85. u8 pacr4;
  86. u8 res5;
  87. u8 pacr5;
  88. u8 pacr6;
  89. u8 pacr7;
  90. u8 res6;
  91. u8 pacr8;
  92. u8 res7;
  93. u8 gpacr;
  94. u8 res8[3];
  95. } sysctrl_t;
  96. /* SDRAM controller registers, offset: 0x040
  97. */
  98. typedef struct sdram_ctrl {
  99. u32 sdmr;
  100. u32 sdcr;
  101. u32 sdcfg1;
  102. u32 sdcfg2;
  103. u32 sdbar0;
  104. u32 sdbmr0;
  105. u32 sdbar1;
  106. u32 sdbmr1;
  107. } sdramctrl_t;
  108. /* Chip select module registers, offset: 0x080
  109. */
  110. typedef struct cs_ctlr {
  111. u16 ar0;
  112. u16 res1;
  113. u32 mr0;
  114. u16 res2;
  115. u16 cr0;
  116. u16 ar1;
  117. u16 res3;
  118. u32 mr1;
  119. u16 res4;
  120. u16 cr1;
  121. u16 ar2;
  122. u16 res5;
  123. u32 mr2;
  124. u16 res6;
  125. u16 cr2;
  126. u16 ar3;
  127. u16 res7;
  128. u32 mr3;
  129. u16 res8;
  130. u16 cr3;
  131. u16 ar4;
  132. u16 res9;
  133. u32 mr4;
  134. u16 res10;
  135. u16 cr4;
  136. u16 ar5;
  137. u16 res11;
  138. u32 mr5;
  139. u16 res12;
  140. u16 cr5;
  141. u16 ar6;
  142. u16 res13;
  143. u32 mr6;
  144. u16 res14;
  145. u16 cr6;
  146. u16 ar7;
  147. u16 res15;
  148. u32 mr7;
  149. u16 res16;
  150. u16 cr7;
  151. } csctrl_t;
  152. /* DMA module registers, offset 0x100
  153. */
  154. typedef struct dma_ctrl {
  155. u32 sar;
  156. u32 dar;
  157. u32 dsrbcr;
  158. u32 dcr;
  159. } dma_t;
  160. /* QSPI module registers, offset 0x340
  161. */
  162. typedef struct qspi_ctrl {
  163. u16 qmr;
  164. u8 res1[2];
  165. u16 qdlyr;
  166. u8 res2[2];
  167. u16 qwr;
  168. u8 res3[2];
  169. u16 qir;
  170. u8 res4[2];
  171. u16 qar;
  172. u8 res5[2];
  173. u16 qdr;
  174. u8 res6[2];
  175. } qspi_t;
  176. /* Interrupt module registers, offset 0xc00
  177. */
  178. typedef struct int_ctrl {
  179. u32 iprh0;
  180. u32 iprl0;
  181. u32 imrh0;
  182. u32 imrl0;
  183. u32 frch0;
  184. u32 frcl0;
  185. u8 irlr;
  186. u8 iacklpr;
  187. u8 res1[0x26];
  188. u8 icr0[64]; /* No ICR0, done this way for readability */
  189. u8 res2[0x60];
  190. u8 swiack0;
  191. u8 res3[3];
  192. u8 Lniack0_1;
  193. u8 res4[3];
  194. u8 Lniack0_2;
  195. u8 res5[3];
  196. u8 Lniack0_3;
  197. u8 res6[3];
  198. u8 Lniack0_4;
  199. u8 res7[3];
  200. u8 Lniack0_5;
  201. u8 res8[3];
  202. u8 Lniack0_6;
  203. u8 res9[3];
  204. u8 Lniack0_7;
  205. u8 res10[3];
  206. } int0_t;
  207. /* GPIO port registers
  208. */
  209. typedef struct gpio_ctrl {
  210. /* Port Output Data Registers */
  211. u8 podr_res1[4];
  212. u8 podr_busctl;
  213. u8 podr_addr;
  214. u8 podr_res2[2];
  215. u8 podr_cs;
  216. u8 podr_res3;
  217. u8 podr_fec0h;
  218. u8 podr_fec0l;
  219. u8 podr_feci2c;
  220. u8 podr_qspi;
  221. u8 podr_sdram;
  222. u8 podr_timerh;
  223. u8 podr_timerl;
  224. u8 podr_uartl;
  225. u8 podr_fec1h;
  226. u8 podr_fec1l;
  227. u8 podr_bs;
  228. u8 podr_res4;
  229. u8 podr_usbh;
  230. u8 podr_usbl;
  231. u8 podr_uarth;
  232. u8 podr_res5[3];
  233. /* Port Data Direction Registers */
  234. u8 pddr_res1[4];
  235. u8 pddr_busctl;
  236. u8 pddr_addr;
  237. u8 pddr_res2[2];
  238. u8 pddr_cs;
  239. u8 pddr_res3;
  240. u8 pddr_fec0h;
  241. u8 pddr_fec0l;
  242. u8 pddr_feci2c;
  243. u8 pddr_qspi;
  244. u8 pddr_sdram;
  245. u8 pddr_timerh;
  246. u8 pddr_timerl;
  247. u8 pddr_uartl;
  248. u8 pddr_fec1h;
  249. u8 pddr_fec1l;
  250. u8 pddr_bs;
  251. u8 pddr_res4;
  252. u8 pddr_usbh;
  253. u8 pddr_usbl;
  254. u8 pddr_uarth;
  255. u8 pddr_res5[3];
  256. /* Port Pin Data/Set Registers */
  257. u8 ppdsdr_res1[4];
  258. u8 ppdsdr_busctl;
  259. u8 ppdsdr_addr;
  260. u8 ppdsdr_res2[2];
  261. u8 ppdsdr_cs;
  262. u8 ppdsdr_res3;
  263. u8 ppdsdr_fec0h;
  264. u8 ppdsdr_fec0l;
  265. u8 ppdsdr_feci2c;
  266. u8 ppdsdr_qspi;
  267. u8 ppdsdr_sdram;
  268. u8 ppdsdr_timerh;
  269. u8 ppdsdr_timerl;
  270. u8 ppdsdr_uartl;
  271. u8 ppdsdr_fec1h;
  272. u8 ppdsdr_fec1l;
  273. u8 ppdsdr_bs;
  274. u8 ppdsdr_res4;
  275. u8 ppdsdr_usbh;
  276. u8 ppdsdr_usbl;
  277. u8 ppdsdr_uarth;
  278. u8 ppdsdr_res5[3];
  279. /* Port Clear Output Data Registers */
  280. u8 pclrr_res1[4];
  281. u8 pclrr_busctl;
  282. u8 pclrr_addr;
  283. u8 pclrr_res2[2];
  284. u8 pclrr_cs;
  285. u8 pclrr_res3;
  286. u8 pclrr_fec0h;
  287. u8 pclrr_fec0l;
  288. u8 pclrr_feci2c;
  289. u8 pclrr_qspi;
  290. u8 pclrr_sdram;
  291. u8 pclrr_timerh;
  292. u8 pclrr_timerl;
  293. u8 pclrr_uartl;
  294. u8 pclrr_fec1h;
  295. u8 pclrr_fec1l;
  296. u8 pclrr_bs;
  297. u8 pclrr_res4;
  298. u8 pclrr_usbh;
  299. u8 pclrr_usbl;
  300. u8 pclrr_uarth;
  301. u8 pclrr_res5[3];
  302. /* Pin Assignment Registers */
  303. u8 par_addr;
  304. u8 par_cs;
  305. u16 par_busctl;
  306. u8 par_res1[2];
  307. u16 par_usb;
  308. u8 par_fec0hl;
  309. u8 par_fec1hl;
  310. u16 par_timer;
  311. u16 par_uart;
  312. u16 par_qspi;
  313. u16 par_sdram;
  314. u16 par_feci2c;
  315. u8 par_bs;
  316. u8 par_res2[3];
  317. } gpio_t;
  318. /* PWM module registers
  319. */
  320. typedef struct pwm_ctrl {
  321. u8 pwcr0;
  322. u8 res1[3];
  323. u8 pwcr1;
  324. u8 res2[3];
  325. u8 pwcr2;
  326. u8 res3[7];
  327. u8 pwwd0;
  328. u8 res4[3];
  329. u8 pwwd1;
  330. u8 res5[3];
  331. u8 pwwd2;
  332. u8 res6[7];
  333. } pwm_t;
  334. /* Watchdog registers
  335. */
  336. typedef struct wdog_ctrl {
  337. u16 wcr;
  338. u16 wmr;
  339. u16 wcntr;
  340. u16 wsr;
  341. u8 res4[114];
  342. } wdog_t;
  343. /* USB module registers
  344. */
  345. typedef struct usb {
  346. u16 res1;
  347. u16 fnr;
  348. u16 res2;
  349. u16 fnmr;
  350. u16 res3;
  351. u16 rfmr;
  352. u16 res4;
  353. u16 rfmmr;
  354. u8 res5[3];
  355. u8 far;
  356. u32 asr;
  357. u32 drr1;
  358. u32 drr2;
  359. u16 res6;
  360. u16 specr;
  361. u16 res7;
  362. u16 ep0sr;
  363. u32 iep0cfg;
  364. u32 oep0cfg;
  365. u32 ep1cfg;
  366. u32 ep2cfg;
  367. u32 ep3cfg;
  368. u32 ep4cfg;
  369. u32 ep5cfg;
  370. u32 ep6cfg;
  371. u32 ep7cfg;
  372. u32 ep0ctl;
  373. u16 res8;
  374. u16 ep1ctl;
  375. u16 res9;
  376. u16 ep2ctl;
  377. u16 res10;
  378. u16 ep3ctl;
  379. u16 res11;
  380. u16 ep4ctl;
  381. u16 res12;
  382. u16 ep5ctl;
  383. u16 res13;
  384. u16 ep6ctl;
  385. u16 res14;
  386. u16 ep7ctl;
  387. u32 ep0isr;
  388. u16 res15;
  389. u16 ep1isr;
  390. u16 res16;
  391. u16 ep2isr;
  392. u16 res17;
  393. u16 ep3isr;
  394. u16 res18;
  395. u16 ep4isr;
  396. u16 res19;
  397. u16 ep5isr;
  398. u16 res20;
  399. u16 ep6isr;
  400. u16 res21;
  401. u16 ep7isr;
  402. u32 ep0imr;
  403. u16 res22;
  404. u16 ep1imr;
  405. u16 res23;
  406. u16 ep2imr;
  407. u16 res24;
  408. u16 ep3imr;
  409. u16 res25;
  410. u16 ep4imr;
  411. u16 res26;
  412. u16 ep5imr;
  413. u16 res27;
  414. u16 ep6imr;
  415. u16 res28;
  416. u16 ep7imr;
  417. u32 ep0dr;
  418. u32 ep1dr;
  419. u32 ep2dr;
  420. u32 ep3dr;
  421. u32 ep4dr;
  422. u32 ep5dr;
  423. u32 ep6dr;
  424. u32 ep7dr;
  425. u16 res29;
  426. u16 ep0dpr;
  427. u16 res30;
  428. u16 ep1dpr;
  429. u16 res31;
  430. u16 ep2dpr;
  431. u16 res32;
  432. u16 ep3dpr;
  433. u16 res33;
  434. u16 ep4dpr;
  435. u16 res34;
  436. u16 ep5dpr;
  437. u16 res35;
  438. u16 ep6dpr;
  439. u16 res36;
  440. u16 ep7dpr;
  441. u8 res37[788];
  442. u8 cfgram[1024];
  443. } usb_t;
  444. /* PLL module registers
  445. */
  446. typedef struct pll_ctrl {
  447. u32 syncr;
  448. u32 synsr;
  449. } pll_t;
  450. typedef struct rcm {
  451. u8 rcr;
  452. u8 rsr;
  453. } rcm_t;
  454. #endif /* __IMMAP_5275__ */