start.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479
  1. /*
  2. * Copyright (C) 2003 Josef Baumgartner <josef.baumgartner@telex.de>
  3. * Based on code from Bernhard Kuhn <bkuhn@metrowerks.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <config.h>
  24. #include "version.h"
  25. #ifndef CONFIG_IDENT_STRING
  26. #define CONFIG_IDENT_STRING ""
  27. #endif
  28. #define _START _start
  29. #define _FAULT _fault
  30. #define SAVE_ALL \
  31. move.w #0x2700,%sr; /* disable intrs */ \
  32. subl #60,%sp; /* space for 15 regs */ \
  33. moveml %d0-%d7/%a0-%a6,%sp@; \
  34. #define RESTORE_ALL \
  35. moveml %sp@,%d0-%d7/%a0-%a6; \
  36. addl #60,%sp; /* space for 15 regs */ \
  37. rte
  38. /* If we come from a pre-loader we don't need an initial exception
  39. * table.
  40. */
  41. #if !defined(CONFIG_MONITOR_IS_IN_RAM)
  42. .text
  43. /*
  44. * Vector table. This is used for initial platform startup.
  45. * These vectors are to catch any un-intended traps.
  46. */
  47. _vectors:
  48. .long 0x00000000 /* Flash offset is 0 until we setup CS0 */
  49. #if defined(CONFIG_M5282) && (TEXT_BASE == CFG_INT_FLASH_BASE)
  50. .long _start - TEXT_BASE
  51. #else
  52. .long _START
  53. #endif
  54. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  55. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  56. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  57. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  58. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  59. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  60. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  61. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  62. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  63. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  64. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  65. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  66. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  67. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  68. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  69. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  70. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  71. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  72. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  73. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  74. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  75. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  76. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  77. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  78. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  79. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  80. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  81. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  82. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  83. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  84. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  85. .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
  86. #endif
  87. .text
  88. #if defined(CFG_INT_FLASH_BASE) && \
  89. (defined(CONFIG_M5282) || defined(CONFIG_M5281))
  90. #if (TEXT_BASE == CFG_INT_FLASH_BASE)
  91. .long 0x55AA55AA,0xAA55AA55 /* CFM Backdoorkey */
  92. .long 0xFFFFFFFF /* all sectors protected */
  93. .long 0x00000000 /* supervisor/User restriction */
  94. .long 0x00000000 /* programm/data space restriction */
  95. .long 0x00000000 /* Flash security */
  96. #endif
  97. #endif
  98. .globl _start
  99. _start:
  100. nop
  101. nop
  102. move.w #0x2700,%sr
  103. #if defined(CONFIG_M5272) || defined(CONFIG_M5249) || defined(CONFIG_M5253)
  104. move.l #(CFG_MBAR + 1), %d0 /* set MBAR address + valid flag */
  105. move.c %d0, %MBAR
  106. /*** The 5249 has MBAR2 as well ***/
  107. #ifdef CFG_MBAR2
  108. move.l #(CFG_MBAR2 + 1), %d0 /* Get MBAR2 address */
  109. movec %d0, #0xc0e /* Set MBAR2 */
  110. #endif
  111. move.l #(CFG_INIT_RAM_ADDR + 1), %d0
  112. movec %d0, %RAMBAR0
  113. #endif /* CONFIG_M5272 || CONFIG_M5249 || CONFIG_M5253 */
  114. #if defined(CONFIG_M5282) || defined(CONFIG_M5271)
  115. /* Initialize IPSBAR */
  116. move.l #(CFG_MBAR + 1), %d0 /* set IPSBAR address + valid flag */
  117. move.l %d0, 0x40000000
  118. /* Initialize RAMBAR1: locate SRAM and validate it */
  119. move.l #(CFG_INIT_RAM_ADDR + 0x21), %d0
  120. movec %d0, %RAMBAR1
  121. #if defined(CONFIG_M5282)
  122. #if (TEXT_BASE == CFG_INT_FLASH_BASE)
  123. /* Setup code in SRAM to initialize FLASHBAR, if start from internal Flash */
  124. move.l #(_flashbar_setup-CFG_INT_FLASH_BASE), %a0
  125. move.l #(_flashbar_setup_end-CFG_INT_FLASH_BASE), %a1
  126. move.l #(CFG_INIT_RAM_ADDR), %a2
  127. _copy_flash:
  128. move.l (%a0)+, (%a2)+
  129. cmp.l %a0, %a1
  130. bgt.s _copy_flash
  131. jmp CFG_INIT_RAM_ADDR
  132. _flashbar_setup:
  133. /* Initialize FLASHBAR: locate internal Flash and validate it */
  134. move.l #(CFG_INT_FLASH_BASE + CFG_INT_FLASH_ENABLE), %d0
  135. movec %d0, %FLASHBAR
  136. jmp _after_flashbar_copy.L /* Force jump to absolute address */
  137. _flashbar_setup_end:
  138. nop
  139. _after_flashbar_copy:
  140. #else
  141. /* Setup code to initialize FLASHBAR, if start from external Memory */
  142. move.l #(CFG_INT_FLASH_BASE + CFG_INT_FLASH_ENABLE), %d0
  143. movec %d0, %RAMBAR1
  144. #endif /* (TEXT_BASE == CFG_INT_FLASH_BASE) */
  145. #endif
  146. #endif
  147. /* if we come from a pre-loader we have no exception table and
  148. * therefore no VBR to set
  149. */
  150. #if !defined(CONFIG_MONITOR_IS_IN_RAM)
  151. #if defined(CONFIG_M5282) && (TEXT_BASE == CFG_INT_FLASH_BASE)
  152. move.l #CFG_INT_FLASH_BASE, %d0
  153. #else
  154. move.l #CFG_FLASH_BASE, %d0
  155. #endif
  156. movec %d0, %VBR
  157. #endif
  158. #ifdef CONFIG_M5275
  159. /* Initialize IPSBAR */
  160. move.l #(CFG_MBAR + 1), %d0 /* set IPSBAR address + valid flag */
  161. move.l %d0, 0x40000000
  162. /* movec %d0, %MBAR */
  163. /* Initialize RAMBAR: locate SRAM and validate it */
  164. move.l #(CFG_INIT_RAM_ADDR + 0x21), %d0
  165. movec %d0, %RAMBAR1
  166. #endif
  167. #if 0
  168. /* invalidate and disable cache */
  169. move.l #0x01000000, %d0 /* Invalidate cache cmd */
  170. movec %d0, %CACR /* Invalidate cache */
  171. move.l #0, %d0
  172. movec %d0, %ACR0
  173. movec %d0, %ACR1
  174. #endif
  175. /* set stackpointer to end of internal ram to get some stackspace for the first c-code */
  176. move.l #(CFG_INIT_RAM_ADDR + CFG_INIT_SP_OFFSET), %sp
  177. clr.l %sp@-
  178. move.l #__got_start, %a5 /* put relocation table address to a5 */
  179. bsr cpu_init_f /* run low-level CPU init code (from flash) */
  180. bsr board_init_f /* run low-level board init code (from flash) */
  181. /* board_init_f() does not return */
  182. /*------------------------------------------------------------------------------*/
  183. /*
  184. * void relocate_code (addr_sp, gd, addr_moni)
  185. *
  186. * This "function" does not return, instead it continues in RAM
  187. * after relocating the monitor code.
  188. *
  189. * r3 = dest
  190. * r4 = src
  191. * r5 = length in bytes
  192. * r6 = cachelinesize
  193. */
  194. .globl relocate_code
  195. relocate_code:
  196. link.w %a6,#0
  197. move.l 8(%a6), %sp /* set new stack pointer */
  198. move.l 12(%a6), %d0 /* Save copy of Global Data pointer */
  199. move.l 16(%a6), %a0 /* Save copy of Destination Address */
  200. move.l #CFG_MONITOR_BASE, %a1
  201. move.l #__init_end, %a2
  202. move.l %a0, %a3
  203. /* copy the code to RAM */
  204. 1:
  205. move.l (%a1)+, (%a3)+
  206. cmp.l %a1,%a2
  207. bgt.s 1b
  208. /*
  209. * We are done. Do not return, instead branch to second part of board
  210. * initialization, now running from RAM.
  211. */
  212. move.l %a0, %a1
  213. add.l #(in_ram - CFG_MONITOR_BASE), %a1
  214. jmp (%a1)
  215. in_ram:
  216. clear_bss:
  217. /*
  218. * Now clear BSS segment
  219. */
  220. move.l %a0, %a1
  221. add.l #(_sbss - CFG_MONITOR_BASE),%a1
  222. move.l %a0, %d1
  223. add.l #(_ebss - CFG_MONITOR_BASE),%d1
  224. 6:
  225. clr.l (%a1)+
  226. cmp.l %a1,%d1
  227. bgt.s 6b
  228. /*
  229. * fix got table in RAM
  230. */
  231. move.l %a0, %a1
  232. add.l #(__got_start - CFG_MONITOR_BASE),%a1
  233. move.l %a1,%a5 /* * fix got pointer register a5 */
  234. move.l %a0, %a2
  235. add.l #(__got_end - CFG_MONITOR_BASE),%a2
  236. 7:
  237. move.l (%a1),%d1
  238. sub.l #_start,%d1
  239. add.l %a0,%d1
  240. move.l %d1,(%a1)+
  241. cmp.l %a2, %a1
  242. bne 7b
  243. #if defined(CONFIG_M5281) || defined(CONFIG_M5282)
  244. /* patch the 3 accesspoints to 3 ichache_state */
  245. /* quick and dirty */
  246. move.l %a0,%d1
  247. add.l #(icache_state - CFG_MONITOR_BASE),%d1
  248. move.l %a0,%a1
  249. add.l #(icache_state_access_1+2 - CFG_MONITOR_BASE),%a1
  250. move.l %d1,(%a1)
  251. move.l %a0,%a1
  252. add.l #(icache_state_access_2+2 - CFG_MONITOR_BASE),%a1
  253. move.l %d1,(%a1)
  254. move.l %a0,%a1
  255. add.l #(icache_state_access_3+2 - CFG_MONITOR_BASE),%a1
  256. move.l %d1,(%a1)
  257. #endif
  258. /* calculate relative jump to board_init_r in ram */
  259. move.l %a0, %a1
  260. add.l #(board_init_r - CFG_MONITOR_BASE), %a1
  261. /* set parameters for board_init_r */
  262. move.l %a0,-(%sp) /* dest_addr */
  263. move.l %d0,-(%sp) /* gd */
  264. #if defined(DEBUG) && (TEXT_BASE != CFG_INT_FLASH_BASE) && \
  265. defined(CFG_HALT_BEFOR_RAM_JUMP)
  266. halt
  267. #endif
  268. jsr (%a1)
  269. /*------------------------------------------------------------------------------*/
  270. /* exception code */
  271. .globl _fault
  272. _fault:
  273. jmp _fault
  274. .globl _exc_handler
  275. _exc_handler:
  276. SAVE_ALL
  277. movel %sp,%sp@-
  278. bsr exc_handler
  279. addql #4,%sp
  280. RESTORE_ALL
  281. .globl _int_handler
  282. _int_handler:
  283. SAVE_ALL
  284. movel %sp,%sp@-
  285. bsr int_handler
  286. addql #4,%sp
  287. RESTORE_ALL
  288. /*------------------------------------------------------------------------------*/
  289. /* cache functions */
  290. #ifdef CONFIG_M5271
  291. .globl icache_enable
  292. icache_enable:
  293. move.l #0x01000000, %d0 /* Invalidate cache cmd */
  294. movec %d0, %CACR /* Invalidate cache */
  295. move.l #(CFG_SDRAM_BASE + 0xc000), %d0 /* Setup cache mask */
  296. movec %d0, %ACR0 /* Enable cache */
  297. move.l #0x80000200, %d0 /* Setup cache mask */
  298. movec %d0, %CACR /* Enable cache */
  299. nop
  300. move.l #(CFG_INIT_RAM_ADDR+CFG_INIT_RAM_END-8), %a1
  301. moveq #1, %d0
  302. move.l %d0, (%a1)
  303. rts
  304. #endif
  305. #ifdef CONFIG_M5272
  306. .globl icache_enable
  307. icache_enable:
  308. move.l #0x01000000, %d0 /* Invalidate cache cmd */
  309. movec %d0, %CACR /* Invalidate cache */
  310. move.l #0x0000c000, %d0 /* Setup cache mask */
  311. movec %d0, %ACR0 /* Enable cache */
  312. move.l #0xff00c000, %d0 /* Setup cache mask */
  313. movec %d0, %ACR1 /* Enable cache */
  314. move.l #0x80000100, %d0 /* Setup cache mask */
  315. movec %d0, %CACR /* Enable cache */
  316. moveq #1, %d0
  317. move.l %d0, icache_state
  318. rts
  319. #endif
  320. #if defined(CONFIG_M5275)
  321. /*
  322. * Instruction cache only
  323. */
  324. .globl icache_enable
  325. icache_enable:
  326. move.l #0x01400000, %d0 /* Invalidate cache cmd */
  327. movec %d0, %CACR /* Invalidate cache */
  328. move.l #0x0000c000, %d0 /* Setup SDRAM caching */
  329. movec %d0, %ACR0 /* Enable cache */
  330. move.l #0x00000000, %d0 /* No other caching */
  331. movec %d0, %ACR1 /* Enable cache */
  332. move.l #0x80400100, %d0 /* Setup cache mask */
  333. movec %d0, %CACR /* Enable cache */
  334. moveq #1, %d0
  335. move.l %d0, icache_state
  336. rts
  337. #endif
  338. #ifdef CONFIG_M5282
  339. .globl icache_enable
  340. icache_enable:
  341. move.l #0x01000000, %d0 /* Invalidate cache cmd */
  342. movec %d0, %CACR /* Invalidate cache */
  343. move.l #0x0000c000, %d0 /* Setup cache mask */
  344. movec %d0, %ACR0 /* Enable cache */
  345. move.l #0xff00c000, %d0 /* Setup cache mask */
  346. movec %d0, %ACR1 /* Enable cache */
  347. move.l #0x80400100, %d0 /* Setup cache mask, data cache disabel*/
  348. movec %d0, %CACR /* Enable cache */
  349. moveq #1, %d0
  350. icache_state_access_1:
  351. move.l %d0, icache_state
  352. rts
  353. #endif
  354. #if defined(CONFIG_M5249) || defined(CONFIG_M5253)
  355. .globl icache_enable
  356. icache_enable:
  357. /*
  358. * Note: The 5249 Documentation doesn't give a bit position for CINV!
  359. * From the 5272 and the 5307 documentation, I have deduced that it is
  360. * probably CACR[24]. Should someone say something to Motorola?
  361. * ~Jeremy
  362. */
  363. move.l #0x01000000, %d0 /* Invalidate whole cache */
  364. move.c %d0,%CACR
  365. move.l #0xff00c000, %d0 /* Set FLASH cachable: always match (SM=0b10) */
  366. move.c %d0, %ACR0
  367. move.l #0x0000c000, %d0 /* Set SDRAM cachable: always match (SM=0b10) */
  368. move.c %d0, %ACR1
  369. move.l #0x90000200, %d0 /* Set cache enable cmd */
  370. move.c %d0,%CACR
  371. moveq #1, %d0
  372. move.l %d0, icache_state
  373. rts
  374. #endif
  375. .globl icache_disable
  376. icache_disable:
  377. move.l #0x00000100, %d0 /* Setup cache mask */
  378. movec %d0, %CACR /* Enable cache */
  379. clr.l %d0 /* Setup cache mask */
  380. movec %d0, %ACR0 /* Enable cache */
  381. movec %d0, %ACR1 /* Enable cache */
  382. moveq #0, %d0
  383. icache_state_access_2:
  384. move.l %d0, icache_state
  385. rts
  386. .globl icache_status
  387. icache_status:
  388. icache_state_access_3:
  389. move.l #(icache_state), %a0
  390. move.l (%a0), %d0
  391. rts
  392. .data
  393. icache_state:
  394. .long 0 /* cache is diabled on inirialization */
  395. .globl dcache_enable
  396. dcache_enable:
  397. /* dummy function */
  398. rts
  399. .globl dcache_disable
  400. dcache_disable:
  401. /* dummy function */
  402. rts
  403. .globl dcache_status
  404. dcache_status:
  405. /* dummy function */
  406. rts
  407. /*------------------------------------------------------------------------------*/
  408. .globl version_string
  409. version_string:
  410. .ascii U_BOOT_VERSION
  411. .ascii " (", __DATE__, " - ", __TIME__, ")"
  412. .ascii CONFIG_IDENT_STRING, "\0"
  413. .align 4