dsim.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics
  3. *
  4. * Author: InKi Dae <inki.dae@samsung.com>
  5. * Author: Donghwa Lee <dh09.lee@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #ifndef __ASM_ARM_ARCH_DSIM_H_
  23. #define __ASM_ARM_ARCH_DSIM_H_
  24. #ifndef __ASSEMBLY__
  25. struct exynos_mipi_dsim {
  26. unsigned int status;
  27. unsigned int swrst;
  28. unsigned int clkctrl;
  29. unsigned int timeout;
  30. unsigned int config;
  31. unsigned int escmode;
  32. unsigned int mdresol;
  33. unsigned int mvporch;
  34. unsigned int mhporch;
  35. unsigned int msync;
  36. unsigned int sdresol;
  37. unsigned int intsrc;
  38. unsigned int intmsk;
  39. unsigned int pkthdr;
  40. unsigned int payload;
  41. unsigned int rxfifo;
  42. unsigned int fifothld;
  43. unsigned int fifoctrl;
  44. unsigned int memacchr;
  45. unsigned int pllctrl;
  46. unsigned int plltmr;
  47. unsigned int phyacchr;
  48. unsigned int phyacchr1;
  49. };
  50. #endif /* __ASSEMBLY__ */
  51. /*
  52. * Bit Definitions
  53. */
  54. /* DSIM_STATUS */
  55. #define DSIM_STOP_STATE_DAT(x) (((x) & 0xf) << 0)
  56. #define DSIM_STOP_STATE_CLK (1 << 8)
  57. #define DSIM_TX_READY_HS_CLK (1 << 10)
  58. #define DSIM_PLL_STABLE (1 << 31)
  59. /* DSIM_SWRST */
  60. #define DSIM_FUNCRST (1 << 16)
  61. #define DSIM_SWRST (1 << 0)
  62. /* EXYNOS_DSIM_TIMEOUT */
  63. #define DSIM_LPDR_TOUT_SHIFT (0)
  64. #define DSIM_BTA_TOUT_SHIFT (16)
  65. /* EXYNOS_DSIM_CLKCTRL */
  66. #define DSIM_LANE_ESC_CLKEN_SHIFT (19)
  67. #define DSIM_BYTE_CLKEN_SHIFT (24)
  68. #define DSIM_BYTE_CLK_SRC_SHIFT (25)
  69. #define DSIM_PLL_BYPASS_SHIFT (27)
  70. #define DSIM_ESC_CLKEN_SHIFT (28)
  71. #define DSIM_TX_REQUEST_HSCLK_SHIFT (31)
  72. #define DSIM_LANE_ESC_CLKEN(x) (((x) & 0x1f) << \
  73. DSIM_LANE_ESC_CLKEN_SHIFT)
  74. #define DSIM_BYTE_CLK_ENABLE (1 << DSIM_BYTE_CLKEN_SHIFT)
  75. #define DSIM_BYTE_CLK_DISABLE (0 << DSIM_BYTE_CLKEN_SHIFT)
  76. #define DSIM_PLL_BYPASS_EXTERNAL (1 << DSIM_PLL_BYPASS_SHIFT)
  77. #define DSIM_ESC_CLKEN_ENABLE (1 << DSIM_ESC_CLKEN_SHIFT)
  78. #define DSIM_ESC_CLKEN_DISABLE (0 << DSIM_ESC_CLKEN_SHIFT)
  79. /* EXYNOS_DSIM_CONFIG */
  80. #define DSIM_NUM_OF_DATALANE_SHIFT (5)
  81. #define DSIM_SUBPIX_SHIFT (8)
  82. #define DSIM_MAINPIX_SHIFT (12)
  83. #define DSIM_SUBVC_SHIFT (16)
  84. #define DSIM_MAINVC_SHIFT (18)
  85. #define DSIM_HSA_MODE_SHIFT (20)
  86. #define DSIM_HBP_MODE_SHIFT (21)
  87. #define DSIM_HFP_MODE_SHIFT (22)
  88. #define DSIM_HSE_MODE_SHIFT (23)
  89. #define DSIM_AUTO_MODE_SHIFT (24)
  90. #define DSIM_VIDEO_MODE_SHIFT (25)
  91. #define DSIM_BURST_MODE_SHIFT (26)
  92. #define DSIM_EOT_PACKET_SHIFT (28)
  93. #define DSIM_AUTO_FLUSH_SHIFT (29)
  94. #define DSIM_LANE_ENx(x) (((x) & 0x1f) << 0)
  95. #define DSIM_NUM_OF_DATA_LANE(x) ((x) << DSIM_NUM_OF_DATALANE_SHIFT)
  96. /* EXYNOS_DSIM_ESCMODE */
  97. #define DSIM_TX_LPDT_SHIFT (6)
  98. #define DSIM_CMD_LPDT_SHIFT (7)
  99. #define DSIM_TX_LPDT_LP (1 << DSIM_TX_LPDT_SHIFT)
  100. #define DSIM_CMD_LPDT_LP (1 << DSIM_CMD_LPDT_SHIFT)
  101. #define DSIM_STOP_STATE_CNT_SHIFT (21)
  102. #define DSIM_FORCE_STOP_STATE_SHIFT (20)
  103. /* EXYNOS_DSIM_MDRESOL */
  104. #define DSIM_MAIN_STAND_BY (1 << 31)
  105. #define DSIM_MAIN_VRESOL(x) (((x) & 0x7ff) << 16)
  106. #define DSIM_MAIN_HRESOL(x) (((x) & 0X7ff) << 0)
  107. /* EXYNOS_DSIM_MVPORCH */
  108. #define DSIM_CMD_ALLOW_SHIFT (28)
  109. #define DSIM_STABLE_VFP_SHIFT (16)
  110. #define DSIM_MAIN_VBP_SHIFT (0)
  111. #define DSIM_CMD_ALLOW_MASK (0xf << DSIM_CMD_ALLOW_SHIFT)
  112. #define DSIM_STABLE_VFP_MASK (0x7ff << DSIM_STABLE_VFP_SHIFT)
  113. #define DSIM_MAIN_VBP_MASK (0x7ff << DSIM_MAIN_VBP_SHIFT)
  114. /* EXYNOS_DSIM_MHPORCH */
  115. #define DSIM_MAIN_HFP_SHIFT (16)
  116. #define DSIM_MAIN_HBP_SHIFT (0)
  117. #define DSIM_MAIN_HFP_MASK ((0xffff) << DSIM_MAIN_HFP_SHIFT)
  118. #define DSIM_MAIN_HBP_MASK ((0xffff) << DSIM_MAIN_HBP_SHIFT)
  119. /* EXYNOS_DSIM_MSYNC */
  120. #define DSIM_MAIN_VSA_SHIFT (22)
  121. #define DSIM_MAIN_HSA_SHIFT (0)
  122. #define DSIM_MAIN_VSA_MASK ((0x3ff) << DSIM_MAIN_VSA_SHIFT)
  123. #define DSIM_MAIN_HSA_MASK ((0xffff) << DSIM_MAIN_HSA_SHIFT)
  124. /* EXYNOS_DSIM_SDRESOL */
  125. #define DSIM_SUB_STANDY_SHIFT (31)
  126. #define DSIM_SUB_VRESOL_SHIFT (16)
  127. #define DSIM_SUB_HRESOL_SHIFT (0)
  128. #define DSIM_SUB_STANDY_MASK ((0x1) << DSIM_SUB_STANDY_SHIFT)
  129. #define DSIM_SUB_VRESOL_MASK ((0x7ff) << DSIM_SUB_VRESOL_SHIFT)
  130. #define DSIM_SUB_HRESOL_MASK ((0x7ff) << DSIM_SUB_HRESOL_SHIFT)
  131. /* EXYNOS_DSIM_INTSRC */
  132. #define INTSRC_FRAME_DONE (1 << 24)
  133. #define INTSRC_PLL_STABLE (1 << 31)
  134. #define INTSRC_SWRST_RELEASE (1 << 30)
  135. /* EXYNOS_DSIM_INTMSK */
  136. #define INTMSK_FRAME_DONE (1 << 24)
  137. /* EXYNOS_DSIM_FIFOCTRL */
  138. #define SFR_HEADER_EMPTY (1 << 22)
  139. /* EXYNOS_DSIM_PKTHDR */
  140. #define DSIM_PKTHDR_DI(x) (((x) & 0x3f) << 0)
  141. #define DSIM_PKTHDR_DAT0(x) ((x) << 8)
  142. #define DSIM_PKTHDR_DAT1(x) ((x) << 16)
  143. /* EXYNOS_DSIM_PHYACCHR */
  144. #define DSIM_AFC_CTL(x) (((x) & 0x7) << 5)
  145. #define DSIM_AFC_CTL_SHIFT (5)
  146. #define DSIM_AFC_EN (1 << 14)
  147. /* EXYNOS_DSIM_PHYACCHR1 */
  148. #define DSIM_DPDN_SWAP_DATA_SHIFT (0)
  149. /* EXYNOS_DSIM_PLLCTRL */
  150. #define DSIM_SCALER_SHIFT (1)
  151. #define DSIM_MAIN_SHIFT (4)
  152. #define DSIM_PREDIV_SHIFT (13)
  153. #define DSIM_PRECTRL_SHIFT (20)
  154. #define DSIM_PLL_EN_SHIFT (23)
  155. #define DSIM_FREQ_BAND_SHIFT (24)
  156. #define DSIM_ZEROCTRL_SHIFT (28)
  157. #endif