sbc8548.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468
  1. /*
  2. * Copyright 2007,2009 Wind River Systems, Inc. <www.windriver.com>
  3. *
  4. * Copyright 2007 Embedded Specialties, Inc.
  5. *
  6. * Copyright 2004, 2007 Freescale Semiconductor.
  7. *
  8. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <pci.h>
  30. #include <asm/processor.h>
  31. #include <asm/immap_85xx.h>
  32. #include <asm/fsl_pci.h>
  33. #include <asm/fsl_ddr_sdram.h>
  34. #include <spd_sdram.h>
  35. #include <netdev.h>
  36. #include <tsec.h>
  37. #include <miiphy.h>
  38. #include <libfdt.h>
  39. #include <fdt_support.h>
  40. DECLARE_GLOBAL_DATA_PTR;
  41. void local_bus_init(void);
  42. void sdram_init(void);
  43. long int fixed_sdram (void);
  44. int board_early_init_f (void)
  45. {
  46. return 0;
  47. }
  48. int checkboard (void)
  49. {
  50. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  51. volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
  52. volatile u_char *rev= (void *)CONFIG_SYS_BD_REV;
  53. printf ("Board: Wind River SBC8548 Rev. 0x%01x\n",
  54. (*rev) >> 4);
  55. /*
  56. * Initialize local bus.
  57. */
  58. local_bus_init ();
  59. /*
  60. * Hack TSEC 3 and 4 IO voltages.
  61. */
  62. gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */
  63. ecm->eedr = 0xffffffff; /* clear ecm errors */
  64. ecm->eeer = 0xffffffff; /* enable ecm errors */
  65. return 0;
  66. }
  67. phys_size_t
  68. initdram(int board_type)
  69. {
  70. long dram_size = 0;
  71. puts("Initializing\n");
  72. #if defined(CONFIG_DDR_DLL)
  73. {
  74. /*
  75. * Work around to stabilize DDR DLL MSYNC_IN.
  76. * Errata DDR9 seems to have been fixed.
  77. * This is now the workaround for Errata DDR11:
  78. * Override DLL = 1, Course Adj = 1, Tap Select = 0
  79. */
  80. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  81. gur->ddrdllcr = 0x81000000;
  82. asm("sync;isync;msync");
  83. udelay(200);
  84. }
  85. #endif
  86. #if defined(CONFIG_SPD_EEPROM)
  87. dram_size = fsl_ddr_sdram();
  88. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  89. dram_size *= 0x100000;
  90. #else
  91. dram_size = fixed_sdram ();
  92. #endif
  93. /*
  94. * SDRAM Initialization
  95. */
  96. sdram_init();
  97. puts(" DDR: ");
  98. return dram_size;
  99. }
  100. /*
  101. * Initialize Local Bus
  102. */
  103. void
  104. local_bus_init(void)
  105. {
  106. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  107. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  108. uint clkdiv;
  109. uint lbc_hz;
  110. sys_info_t sysinfo;
  111. get_sys_info(&sysinfo);
  112. clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
  113. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  114. gur->lbiuiplldcr1 = 0x00078080;
  115. if (clkdiv == 16) {
  116. gur->lbiuiplldcr0 = 0x7c0f1bf0;
  117. } else if (clkdiv == 8) {
  118. gur->lbiuiplldcr0 = 0x6c0f1bf0;
  119. } else if (clkdiv == 4) {
  120. gur->lbiuiplldcr0 = 0x5c0f1bf0;
  121. }
  122. lbc->lcrr |= 0x00030000;
  123. asm("sync;isync;msync");
  124. lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
  125. lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
  126. }
  127. /*
  128. * Initialize SDRAM memory on the Local Bus.
  129. */
  130. void
  131. sdram_init(void)
  132. {
  133. #if defined(CONFIG_SYS_OR3_PRELIM) && defined(CONFIG_SYS_BR3_PRELIM)
  134. uint idx;
  135. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  136. uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
  137. uint lsdmr_common;
  138. puts(" SDRAM: ");
  139. print_size (CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  140. /*
  141. * Setup SDRAM Base and Option Registers
  142. */
  143. lbc->or3 = CONFIG_SYS_OR3_PRELIM;
  144. asm("msync");
  145. lbc->br3 = CONFIG_SYS_BR3_PRELIM;
  146. asm("msync");
  147. lbc->lbcr = CONFIG_SYS_LBC_LBCR;
  148. asm("msync");
  149. lbc->lsrt = CONFIG_SYS_LBC_LSRT;
  150. lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
  151. asm("msync");
  152. /*
  153. * MPC8548 uses "new" 15-16 style addressing.
  154. */
  155. lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
  156. lsdmr_common |= LSDMR_BSMA1516;
  157. /*
  158. * Issue PRECHARGE ALL command.
  159. */
  160. lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
  161. asm("sync;msync");
  162. *sdram_addr = 0xff;
  163. ppcDcbf((unsigned long) sdram_addr);
  164. udelay(100);
  165. /*
  166. * Issue 8 AUTO REFRESH commands.
  167. */
  168. for (idx = 0; idx < 8; idx++) {
  169. lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
  170. asm("sync;msync");
  171. *sdram_addr = 0xff;
  172. ppcDcbf((unsigned long) sdram_addr);
  173. udelay(100);
  174. }
  175. /*
  176. * Issue 8 MODE-set command.
  177. */
  178. lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
  179. asm("sync;msync");
  180. *sdram_addr = 0xff;
  181. ppcDcbf((unsigned long) sdram_addr);
  182. udelay(100);
  183. /*
  184. * Issue NORMAL OP command.
  185. */
  186. lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
  187. asm("sync;msync");
  188. *sdram_addr = 0xff;
  189. ppcDcbf((unsigned long) sdram_addr);
  190. udelay(200); /* Overkill. Must wait > 200 bus cycles */
  191. #endif /* enable SDRAM init */
  192. }
  193. #if defined(CONFIG_SYS_DRAM_TEST)
  194. int
  195. testdram(void)
  196. {
  197. uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
  198. uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
  199. uint *p;
  200. printf("Testing DRAM from 0x%08x to 0x%08x\n",
  201. CONFIG_SYS_MEMTEST_START,
  202. CONFIG_SYS_MEMTEST_END);
  203. printf("DRAM test phase 1:\n");
  204. for (p = pstart; p < pend; p++)
  205. *p = 0xaaaaaaaa;
  206. for (p = pstart; p < pend; p++) {
  207. if (*p != 0xaaaaaaaa) {
  208. printf ("DRAM test fails at: %08x\n", (uint) p);
  209. return 1;
  210. }
  211. }
  212. printf("DRAM test phase 2:\n");
  213. for (p = pstart; p < pend; p++)
  214. *p = 0x55555555;
  215. for (p = pstart; p < pend; p++) {
  216. if (*p != 0x55555555) {
  217. printf ("DRAM test fails at: %08x\n", (uint) p);
  218. return 1;
  219. }
  220. }
  221. printf("DRAM test passed.\n");
  222. return 0;
  223. }
  224. #endif
  225. #if !defined(CONFIG_SPD_EEPROM)
  226. /*************************************************************************
  227. * fixed_sdram init -- doesn't use serial presence detect.
  228. * assumes 256MB DDR2 SDRAM SODIMM, without ECC, running at DDR400 speed.
  229. ************************************************************************/
  230. long int fixed_sdram (void)
  231. {
  232. #define CONFIG_SYS_DDR_CONTROL 0xc300c000
  233. volatile ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR);
  234. ddr->cs0_bnds = 0x0000007f;
  235. ddr->cs1_bnds = 0x008000ff;
  236. ddr->cs2_bnds = 0x00000000;
  237. ddr->cs3_bnds = 0x00000000;
  238. ddr->cs0_config = 0x80010101;
  239. ddr->cs1_config = 0x80010101;
  240. ddr->cs2_config = 0x00000000;
  241. ddr->cs3_config = 0x00000000;
  242. ddr->timing_cfg_3 = 0x00000000;
  243. ddr->timing_cfg_0 = 0x00220802;
  244. ddr->timing_cfg_1 = 0x38377322;
  245. ddr->timing_cfg_2 = 0x0fa044C7;
  246. ddr->sdram_cfg = 0x4300C000;
  247. ddr->sdram_cfg_2 = 0x24401000;
  248. ddr->sdram_mode = 0x23C00542;
  249. ddr->sdram_mode_2 = 0x00000000;
  250. ddr->sdram_interval = 0x05080100;
  251. ddr->sdram_md_cntl = 0x00000000;
  252. ddr->sdram_data_init = 0x00000000;
  253. ddr->sdram_clk_cntl = 0x03800000;
  254. asm("sync;isync;msync");
  255. udelay(500);
  256. #if defined (CONFIG_DDR_ECC)
  257. /* Enable ECC checking */
  258. ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
  259. #else
  260. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  261. #endif
  262. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  263. }
  264. #endif
  265. #ifdef CONFIG_PCI1
  266. static struct pci_controller pci1_hose;
  267. #endif /* CONFIG_PCI1 */
  268. #ifdef CONFIG_PCIE1
  269. static struct pci_controller pcie1_hose;
  270. #endif /* CONFIG_PCIE1 */
  271. int first_free_busno=0;
  272. void
  273. pci_init_board(void)
  274. {
  275. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  276. #ifdef CONFIG_PCI1
  277. {
  278. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
  279. struct pci_controller *hose = &pci1_hose;
  280. struct pci_region *r = hose->regions;
  281. uint pci_32 = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */
  282. uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
  283. uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
  284. uint pci_speed = CONFIG_SYS_CLK_FREQ; /* get_clock_freq() */
  285. if (!(gur->devdisr & MPC85xx_DEVDISR_PCI1)) {
  286. printf (" PCI host: %d bit, %s MHz, %s, %s\n",
  287. (pci_32) ? 32 : 64,
  288. (pci_speed == 33000000) ? "33" :
  289. (pci_speed == 66000000) ? "66" : "unknown",
  290. pci_clk_sel ? "sync" : "async",
  291. pci_arb ? "arbiter" : "external-arbiter"
  292. );
  293. /* outbound memory */
  294. pci_set_region(r++,
  295. CONFIG_SYS_PCI1_MEM_BASE,
  296. CONFIG_SYS_PCI1_MEM_PHYS,
  297. CONFIG_SYS_PCI1_MEM_SIZE,
  298. PCI_REGION_MEM);
  299. /* outbound io */
  300. pci_set_region(r++,
  301. CONFIG_SYS_PCI1_IO_BASE,
  302. CONFIG_SYS_PCI1_IO_PHYS,
  303. CONFIG_SYS_PCI1_IO_SIZE,
  304. PCI_REGION_IO);
  305. hose->region_count = r - hose->regions;
  306. hose->first_busno=first_free_busno;
  307. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  308. first_free_busno=hose->last_busno+1;
  309. printf ("PCI on bus %02x - %02x\n",hose->first_busno,hose->last_busno);
  310. #ifdef CONFIG_PCIX_CHECK
  311. if (!(gur->pordevsr & MPC85xx_PORDEVSR_PCI1)) {
  312. /* PCI-X init */
  313. if (CONFIG_SYS_CLK_FREQ < 66000000)
  314. printf("PCI-X will only work at 66 MHz\n");
  315. reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
  316. | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
  317. pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
  318. }
  319. #endif
  320. } else {
  321. printf (" PCI: disabled\n");
  322. }
  323. }
  324. #else
  325. gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
  326. #endif
  327. gur->devdisr |= MPC85xx_DEVDISR_PCI2; /* disable PCI2 */
  328. #ifdef CONFIG_PCIE1
  329. {
  330. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  331. struct pci_controller *hose = &pcie1_hose;
  332. struct pci_region *r = hose->regions;
  333. int pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel);
  334. if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){
  335. printf ("\n PCIE at base address %x",
  336. (uint)pci);
  337. if (pci->pme_msg_det) {
  338. pci->pme_msg_det = 0xffffffff;
  339. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  340. }
  341. printf ("\n");
  342. /* outbound memory */
  343. pci_set_region(r++,
  344. CONFIG_SYS_PCIE1_MEM_BASE,
  345. CONFIG_SYS_PCIE1_MEM_PHYS,
  346. CONFIG_SYS_PCIE1_MEM_SIZE,
  347. PCI_REGION_MEM);
  348. /* outbound io */
  349. pci_set_region(r++,
  350. CONFIG_SYS_PCIE1_IO_BASE,
  351. CONFIG_SYS_PCIE1_IO_PHYS,
  352. CONFIG_SYS_PCIE1_IO_SIZE,
  353. PCI_REGION_IO);
  354. hose->region_count = r - hose->regions;
  355. hose->first_busno=first_free_busno;
  356. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  357. printf ("PCIE on bus %d - %d\n",hose->first_busno,hose->last_busno);
  358. first_free_busno=hose->last_busno+1;
  359. } else {
  360. printf (" PCIE: disabled\n");
  361. }
  362. }
  363. #else
  364. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  365. #endif
  366. }
  367. int board_eth_init(bd_t *bis)
  368. {
  369. tsec_standard_init(bis);
  370. pci_eth_init(bis);
  371. return 0; /* otherwise cpu_eth_init gets run */
  372. }
  373. int last_stage_init(void)
  374. {
  375. return 0;
  376. }
  377. #if defined(CONFIG_OF_BOARD_SETUP)
  378. void ft_board_setup(void *blob, bd_t *bd)
  379. {
  380. ft_cpu_setup(blob, bd);
  381. #ifdef CONFIG_PCI1
  382. ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
  383. #endif
  384. #ifdef CONFIG_PCIE1
  385. ft_fsl_pci_setup(blob, "pci1", &pcie1_hose);
  386. #endif
  387. }
  388. #endif