mpc83xx.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282
  1. /*
  2. * Copyright (C) 2004-2006 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. */
  12. #ifndef __MPC83XX_H__
  13. #define __MPC83XX_H__
  14. #include <config.h>
  15. #if defined(CONFIG_E300)
  16. #include <asm/e300.h>
  17. #endif
  18. /* MPC83xx cpu provide RCR register to do reset thing specially
  19. */
  20. #define MPC83xx_RESET
  21. /* System reset offset (PowerPC standard)
  22. */
  23. #define EXC_OFF_SYS_RESET 0x0100
  24. #define _START_OFFSET EXC_OFF_SYS_RESET
  25. /* IMMRBAR - Internal Memory Register Base Address
  26. */
  27. #define CONFIG_DEFAULT_IMMR 0xFF400000 /* Default IMMR base address */
  28. #define IMMRBAR 0x0000 /* Register offset to immr */
  29. #define IMMRBAR_BASE_ADDR 0xFFF00000 /* Base address mask */
  30. #define IMMRBAR_RES ~(IMMRBAR_BASE_ADDR)
  31. /* LAWBAR - Local Access Window Base Address Register
  32. */
  33. #define LBLAWBAR0 0x0020 /* Register offset to immr */
  34. #define LBLAWAR0 0x0024
  35. #define LBLAWBAR1 0x0028
  36. #define LBLAWAR1 0x002C
  37. #define LBLAWBAR2 0x0030
  38. #define LBLAWAR2 0x0034
  39. #define LBLAWBAR3 0x0038
  40. #define LBLAWAR3 0x003C
  41. #define LAWBAR_BAR 0xFFFFF000 /* Base address mask */
  42. /* SPRIDR - System Part and Revision ID Register
  43. */
  44. #define SPRIDR_PARTID 0xFFFF0000 /* Part Identification */
  45. #define SPRIDR_REVID 0x0000FFFF /* Revision Identification */
  46. #define SPR_8349E_REV10 0x80300100
  47. #define SPR_8349_REV10 0x80310100
  48. #define SPR_8347E_REV10_TBGA 0x80320100
  49. #define SPR_8347_REV10_TBGA 0x80330100
  50. #define SPR_8347E_REV10_PBGA 0x80340100
  51. #define SPR_8347_REV10_PBGA 0x80350100
  52. #define SPR_8343E_REV10 0x80360100
  53. #define SPR_8343_REV10 0x80370100
  54. #define SPR_8349E_REV11 0x80300101
  55. #define SPR_8349_REV11 0x80310101
  56. #define SPR_8347E_REV11_TBGA 0x80320101
  57. #define SPR_8347_REV11_TBGA 0x80330101
  58. #define SPR_8347E_REV11_PBGA 0x80340101
  59. #define SPR_8347_REV11_PBGA 0x80350101
  60. #define SPR_8343E_REV11 0x80360101
  61. #define SPR_8343_REV11 0x80370101
  62. #define SPR_8349E_REV31 0x80300300
  63. #define SPR_8349_REV31 0x80310300
  64. #define SPR_8347E_REV31_TBGA 0x80320300
  65. #define SPR_8347_REV31_TBGA 0x80330300
  66. #define SPR_8347E_REV31_PBGA 0x80340300
  67. #define SPR_8347_REV31_PBGA 0x80350300
  68. #define SPR_8343E_REV31 0x80360300
  69. #define SPR_8343_REV31 0x80370300
  70. #define SPR_8360E_REV10 0x80480010
  71. #define SPR_8360_REV10 0x80490010
  72. #define SPR_8360E_REV11 0x80480011
  73. #define SPR_8360_REV11 0x80490011
  74. #define SPR_8360E_REV12 0x80480012
  75. #define SPR_8360_REV12 0x80490012
  76. #define SPR_8360E_REV20 0x80480020
  77. #define SPR_8360_REV20 0x80490020
  78. #define SPR_8360E_REV21 0x80480021
  79. #define SPR_8360_REV21 0x80490021
  80. #define SPR_8323E_REV10 0x80620010
  81. #define SPR_8323_REV10 0x80630010
  82. #define SPR_8321E_REV10 0x80660010
  83. #define SPR_8321_REV10 0x80670010
  84. #define SPR_8323E_REV11 0x80620011
  85. #define SPR_8323_REV11 0x80630011
  86. #define SPR_8321E_REV11 0x80660011
  87. #define SPR_8321_REV11 0x80670011
  88. #define SPR_8311_REV10 0x80B30010
  89. #define SPR_8311E_REV10 0x80B20010
  90. #define SPR_8313_REV10 0x80B10010
  91. #define SPR_8313E_REV10 0x80B00010
  92. /* SPCR - System Priority Configuration Register
  93. */
  94. #define SPCR_PCIHPE 0x10000000 /* PCI Highest Priority Enable */
  95. #define SPCR_PCIHPE_SHIFT (31-3)
  96. #define SPCR_PCIPR 0x03000000 /* PCI bridge system bus request priority */
  97. #define SPCR_PCIPR_SHIFT (31-7)
  98. #define SPCR_OPT 0x00800000 /* Optimize */
  99. #define SPCR_TBEN 0x00400000 /* E300 PowerPC core time base unit enable */
  100. #define SPCR_TBEN_SHIFT (31-9)
  101. #define SPCR_COREPR 0x00300000 /* E300 PowerPC Core system bus request priority */
  102. #define SPCR_COREPR_SHIFT (31-11)
  103. #if defined(CONFIG_MPC834X)
  104. /* SPCR bits - MPC8349 specific */
  105. #define SPCR_TSEC1DP 0x00003000 /* TSEC1 data priority */
  106. #define SPCR_TSEC1DP_SHIFT (31-19)
  107. #define SPCR_TSEC1BDP 0x00000C00 /* TSEC1 buffer descriptor priority */
  108. #define SPCR_TSEC1BDP_SHIFT (31-21)
  109. #define SPCR_TSEC1EP 0x00000300 /* TSEC1 emergency priority */
  110. #define SPCR_TSEC1EP_SHIFT (31-23)
  111. #define SPCR_TSEC2DP 0x00000030 /* TSEC2 data priority */
  112. #define SPCR_TSEC2DP_SHIFT (31-27)
  113. #define SPCR_TSEC2BDP 0x0000000C /* TSEC2 buffer descriptor priority */
  114. #define SPCR_TSEC2BDP_SHIFT (31-29)
  115. #define SPCR_TSEC2EP 0x00000003 /* TSEC2 emergency priority */
  116. #define SPCR_TSEC2EP_SHIFT (31-31)
  117. #elif defined(CONFIG_MPC831X)
  118. /* SPCR bits - MPC831x specific */
  119. #define SPCR_TSECDP 0x00003000 /* TSEC data priority */
  120. #define SPCR_TSECDP_SHIFT (31-19)
  121. #define SPCR_TSECEP 0x00000C00 /* TSEC emergency priority */
  122. #define SPCR_TSECEP_SHIFT (31-21)
  123. #define SPCR_TSECBDP 0x00000300 /* TSEC buffer descriptor priority */
  124. #define SPCR_TSECBDP_SHIFT (31-23)
  125. #endif
  126. /* SICRL/H - System I/O Configuration Register Low/High
  127. */
  128. #if defined(CONFIG_MPC834X)
  129. /* SICRL bits - MPC8349 specific */
  130. #define SICRL_LDP_A 0x80000000
  131. #define SICRL_USB1 0x40000000
  132. #define SICRL_USB0 0x20000000
  133. #define SICRL_UART 0x0C000000
  134. #define SICRL_GPIO1_A 0x02000000
  135. #define SICRL_GPIO1_B 0x01000000
  136. #define SICRL_GPIO1_C 0x00800000
  137. #define SICRL_GPIO1_D 0x00400000
  138. #define SICRL_GPIO1_E 0x00200000
  139. #define SICRL_GPIO1_F 0x00180000
  140. #define SICRL_GPIO1_G 0x00040000
  141. #define SICRL_GPIO1_H 0x00020000
  142. #define SICRL_GPIO1_I 0x00010000
  143. #define SICRL_GPIO1_J 0x00008000
  144. #define SICRL_GPIO1_K 0x00004000
  145. #define SICRL_GPIO1_L 0x00003000
  146. /* SICRH bits - MPC8349 specific */
  147. #define SICRH_DDR 0x80000000
  148. #define SICRH_TSEC1_A 0x10000000
  149. #define SICRH_TSEC1_B 0x08000000
  150. #define SICRH_TSEC1_C 0x04000000
  151. #define SICRH_TSEC1_D 0x02000000
  152. #define SICRH_TSEC1_E 0x01000000
  153. #define SICRH_TSEC1_F 0x00800000
  154. #define SICRH_TSEC2_A 0x00400000
  155. #define SICRH_TSEC2_B 0x00200000
  156. #define SICRH_TSEC2_C 0x00100000
  157. #define SICRH_TSEC2_D 0x00080000
  158. #define SICRH_TSEC2_E 0x00040000
  159. #define SICRH_TSEC2_F 0x00020000
  160. #define SICRH_TSEC2_G 0x00010000
  161. #define SICRH_TSEC2_H 0x00008000
  162. #define SICRH_GPIO2_A 0x00004000
  163. #define SICRH_GPIO2_B 0x00002000
  164. #define SICRH_GPIO2_C 0x00001000
  165. #define SICRH_GPIO2_D 0x00000800
  166. #define SICRH_GPIO2_E 0x00000400
  167. #define SICRH_GPIO2_F 0x00000200
  168. #define SICRH_GPIO2_G 0x00000180
  169. #define SICRH_GPIO2_H 0x00000060
  170. #define SICRH_TSOBI1 0x00000002
  171. #define SICRH_TSOBI2 0x00000001
  172. #elif defined(CONFIG_MPC8360)
  173. /* SICRL bits - MPC8360 specific */
  174. #define SICRL_LDP_A 0xC0000000
  175. #define SICRL_LCLK_1 0x10000000
  176. #define SICRL_LCLK_2 0x08000000
  177. #define SICRL_SRCID_A 0x03000000
  178. #define SICRL_IRQ_CKSTP_A 0x00C00000
  179. /* SICRH bits - MPC8360 specific */
  180. #define SICRH_DDR 0x80000000
  181. #define SICRH_SECONDARY_DDR 0x40000000
  182. #define SICRH_SDDROE 0x20000000
  183. #define SICRH_IRQ3 0x10000000
  184. #define SICRH_UC1EOBI 0x00000004
  185. #define SICRH_UC2E1OBI 0x00000002
  186. #define SICRH_UC2E2OBI 0x00000001
  187. #elif defined(CONFIG_MPC832X)
  188. /* SICRL bits - MPC832X specific */
  189. #define SICRL_LDP_LCS_A 0x80000000
  190. #define SICRL_IRQ_CKS 0x20000000
  191. #define SICRL_PCI_MSRC 0x10000000
  192. #define SICRL_URT_CTPR 0x06000000
  193. #define SICRL_IRQ_CTPR 0x00C00000
  194. #elif defined(CONFIG_MPC831X)
  195. /* SICRL bits - MPC831x specific */
  196. #define SICRL_LBC 0x30000000
  197. #define SICRL_UART 0x0C000000
  198. #define SICRL_SPI_A 0x03000000
  199. #define SICRL_SPI_B 0x00C00000
  200. #define SICRL_SPI_C 0x00300000
  201. #define SICRL_SPI_D 0x000C0000
  202. #define SICRL_USBDR 0x00000C00
  203. #define SICRL_ETSEC1_A 0x0000000C
  204. #define SICRL_ETSEC2_A 0x00000003
  205. /* SICRH bits - MPC831x specific */
  206. #define SICRH_INTR_A 0x02000000
  207. #define SICRH_INTR_B 0x00C00000
  208. #define SICRH_IIC 0x00300000
  209. #define SICRH_ETSEC2_B 0x000C0000
  210. #define SICRH_ETSEC2_C 0x00030000
  211. #define SICRH_ETSEC2_D 0x0000C000
  212. #define SICRH_ETSEC2_E 0x00003000
  213. #define SICRH_ETSEC2_F 0x00000C00
  214. #define SICRH_ETSEC2_G 0x00000300
  215. #define SICRH_ETSEC1_B 0x00000080
  216. #define SICRH_ETSEC1_C 0x00000060
  217. #define SICRH_GTX1_DLY 0x00000008
  218. #define SICRH_GTX2_DLY 0x00000004
  219. #define SICRH_TSOBI1 0x00000002
  220. #define SICRH_TSOBI2 0x00000001
  221. #endif
  222. /* SWCRR - System Watchdog Control Register
  223. */
  224. #define SWCRR 0x0204 /* Register offset to immr */
  225. #define SWCRR_SWTC 0xFFFF0000 /* Software Watchdog Time Count */
  226. #define SWCRR_SWEN 0x00000004 /* Watchdog Enable bit */
  227. #define SWCRR_SWRI 0x00000002 /* Software Watchdog Reset/Interrupt Select bit */
  228. #define SWCRR_SWPR 0x00000001 /* Software Watchdog Counter Prescale bit */
  229. #define SWCRR_RES ~(SWCRR_SWTC | SWCRR_SWEN | SWCRR_SWRI | SWCRR_SWPR)
  230. /* SWCNR - System Watchdog Counter Register
  231. */
  232. #define SWCNR 0x0208 /* Register offset to immr */
  233. #define SWCNR_SWCN 0x0000FFFF /* Software Watchdog Count mask */
  234. #define SWCNR_RES ~(SWCNR_SWCN)
  235. /* SWSRR - System Watchdog Service Register
  236. */
  237. #define SWSRR 0x020E /* Register offset to immr */
  238. /* ACR - Arbiter Configuration Register
  239. */
  240. #define ACR_COREDIS 0x10000000 /* Core disable */
  241. #define ACR_COREDIS_SHIFT (31-7)
  242. #define ACR_PIPE_DEP 0x00070000 /* Pipeline depth */
  243. #define ACR_PIPE_DEP_SHIFT (31-15)
  244. #define ACR_PCI_RPTCNT 0x00007000 /* PCI repeat count */
  245. #define ACR_PCI_RPTCNT_SHIFT (31-19)
  246. #define ACR_RPTCNT 0x00000700 /* Repeat count */
  247. #define ACR_RPTCNT_SHIFT (31-23)
  248. #define ACR_APARK 0x00000030 /* Address parking */
  249. #define ACR_APARK_SHIFT (31-27)
  250. #define ACR_PARKM 0x0000000F /* Parking master */
  251. #define ACR_PARKM_SHIFT (31-31)
  252. /* ATR - Arbiter Timers Register
  253. */
  254. #define ATR_DTO 0x00FF0000 /* Data time out */
  255. #define ATR_ATO 0x000000FF /* Address time out */
  256. /* AER - Arbiter Event Register
  257. */
  258. #define AER_ETEA 0x00000020 /* Transfer error */
  259. #define AER_RES 0x00000010 /* Reserved transfer type */
  260. #define AER_ECW 0x00000008 /* External control word transfer type */
  261. #define AER_AO 0x00000004 /* Address Only transfer type */
  262. #define AER_DTO 0x00000002 /* Data time out */
  263. #define AER_ATO 0x00000001 /* Address time out */
  264. /* AEATR - Arbiter Event Address Register
  265. */
  266. #define AEATR_EVENT 0x07000000 /* Event type */
  267. #define AEATR_MSTR_ID 0x001F0000 /* Master Id */
  268. #define AEATR_TBST 0x00000800 /* Transfer burst */
  269. #define AEATR_TSIZE 0x00000700 /* Transfer Size */
  270. #define AEATR_TTYPE 0x0000001F /* Transfer Type */
  271. /* HRCWL - Hard Reset Configuration Word Low
  272. */
  273. #define HRCWL_LBIUCM 0x80000000
  274. #define HRCWL_LBIUCM_SHIFT 31
  275. #define HRCWL_LCL_BUS_TO_SCB_CLK_1X1 0x00000000
  276. #define HRCWL_LCL_BUS_TO_SCB_CLK_2X1 0x80000000
  277. #define HRCWL_DDRCM 0x40000000
  278. #define HRCWL_DDRCM_SHIFT 30
  279. #define HRCWL_DDR_TO_SCB_CLK_1X1 0x00000000
  280. #define HRCWL_DDR_TO_SCB_CLK_2X1 0x40000000
  281. #define HRCWL_SPMF 0x0f000000
  282. #define HRCWL_SPMF_SHIFT 24
  283. #define HRCWL_CSB_TO_CLKIN_16X1 0x00000000
  284. #define HRCWL_CSB_TO_CLKIN_1X1 0x01000000
  285. #define HRCWL_CSB_TO_CLKIN_2X1 0x02000000
  286. #define HRCWL_CSB_TO_CLKIN_3X1 0x03000000
  287. #define HRCWL_CSB_TO_CLKIN_4X1 0x04000000
  288. #define HRCWL_CSB_TO_CLKIN_5X1 0x05000000
  289. #define HRCWL_CSB_TO_CLKIN_6X1 0x06000000
  290. #define HRCWL_CSB_TO_CLKIN_7X1 0x07000000
  291. #define HRCWL_CSB_TO_CLKIN_8X1 0x08000000
  292. #define HRCWL_CSB_TO_CLKIN_9X1 0x09000000
  293. #define HRCWL_CSB_TO_CLKIN_10X1 0x0A000000
  294. #define HRCWL_CSB_TO_CLKIN_11X1 0x0B000000
  295. #define HRCWL_CSB_TO_CLKIN_12X1 0x0C000000
  296. #define HRCWL_CSB_TO_CLKIN_13X1 0x0D000000
  297. #define HRCWL_CSB_TO_CLKIN_14X1 0x0E000000
  298. #define HRCWL_CSB_TO_CLKIN_15X1 0x0F000000
  299. #define HRCWL_VCO_BYPASS 0x00000000
  300. #define HRCWL_VCO_1X2 0x00000000
  301. #define HRCWL_VCO_1X4 0x00200000
  302. #define HRCWL_VCO_1X8 0x00400000
  303. #define HRCWL_COREPLL 0x007F0000
  304. #define HRCWL_COREPLL_SHIFT 16
  305. #define HRCWL_CORE_TO_CSB_BYPASS 0x00000000
  306. #define HRCWL_CORE_TO_CSB_1X1 0x00020000
  307. #define HRCWL_CORE_TO_CSB_1_5X1 0x00030000
  308. #define HRCWL_CORE_TO_CSB_2X1 0x00040000
  309. #define HRCWL_CORE_TO_CSB_2_5X1 0x00050000
  310. #define HRCWL_CORE_TO_CSB_3X1 0x00060000
  311. #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832X)
  312. #define HRCWL_CEVCOD 0x000000C0
  313. #define HRCWL_CEVCOD_SHIFT 6
  314. #define HRCWL_CE_PLL_VCO_DIV_4 0x00000000
  315. #define HRCWL_CE_PLL_VCO_DIV_8 0x00000040
  316. #define HRCWL_CE_PLL_VCO_DIV_2 0x00000080
  317. #define HRCWL_CEPDF 0x00000020
  318. #define HRCWL_CEPDF_SHIFT 5
  319. #define HRCWL_CE_PLL_DIV_1X1 0x00000000
  320. #define HRCWL_CE_PLL_DIV_2X1 0x00000020
  321. #define HRCWL_CEPMF 0x0000001F
  322. #define HRCWL_CEPMF_SHIFT 0
  323. #define HRCWL_CE_TO_PLL_1X16_ 0x00000000
  324. #define HRCWL_CE_TO_PLL_1X2 0x00000002
  325. #define HRCWL_CE_TO_PLL_1X3 0x00000003
  326. #define HRCWL_CE_TO_PLL_1X4 0x00000004
  327. #define HRCWL_CE_TO_PLL_1X5 0x00000005
  328. #define HRCWL_CE_TO_PLL_1X6 0x00000006
  329. #define HRCWL_CE_TO_PLL_1X7 0x00000007
  330. #define HRCWL_CE_TO_PLL_1X8 0x00000008
  331. #define HRCWL_CE_TO_PLL_1X9 0x00000009
  332. #define HRCWL_CE_TO_PLL_1X10 0x0000000A
  333. #define HRCWL_CE_TO_PLL_1X11 0x0000000B
  334. #define HRCWL_CE_TO_PLL_1X12 0x0000000C
  335. #define HRCWL_CE_TO_PLL_1X13 0x0000000D
  336. #define HRCWL_CE_TO_PLL_1X14 0x0000000E
  337. #define HRCWL_CE_TO_PLL_1X15 0x0000000F
  338. #define HRCWL_CE_TO_PLL_1X16 0x00000010
  339. #define HRCWL_CE_TO_PLL_1X17 0x00000011
  340. #define HRCWL_CE_TO_PLL_1X18 0x00000012
  341. #define HRCWL_CE_TO_PLL_1X19 0x00000013
  342. #define HRCWL_CE_TO_PLL_1X20 0x00000014
  343. #define HRCWL_CE_TO_PLL_1X21 0x00000015
  344. #define HRCWL_CE_TO_PLL_1X22 0x00000016
  345. #define HRCWL_CE_TO_PLL_1X23 0x00000017
  346. #define HRCWL_CE_TO_PLL_1X24 0x00000018
  347. #define HRCWL_CE_TO_PLL_1X25 0x00000019
  348. #define HRCWL_CE_TO_PLL_1X26 0x0000001A
  349. #define HRCWL_CE_TO_PLL_1X27 0x0000001B
  350. #define HRCWL_CE_TO_PLL_1X28 0x0000001C
  351. #define HRCWL_CE_TO_PLL_1X29 0x0000001D
  352. #define HRCWL_CE_TO_PLL_1X30 0x0000001E
  353. #define HRCWL_CE_TO_PLL_1X31 0x0000001F
  354. #endif
  355. /* HRCWH - Hardware Reset Configuration Word High
  356. */
  357. #define HRCWH_PCI_HOST 0x80000000
  358. #define HRCWH_PCI_HOST_SHIFT 31
  359. #define HRCWH_PCI_AGENT 0x00000000
  360. #if defined(CONFIG_MPC834X)
  361. #define HRCWH_32_BIT_PCI 0x00000000
  362. #define HRCWH_64_BIT_PCI 0x40000000
  363. #endif
  364. #define HRCWH_PCI1_ARBITER_DISABLE 0x00000000
  365. #define HRCWH_PCI1_ARBITER_ENABLE 0x20000000
  366. #define HRCWH_PCI_ARBITER_DISABLE 0x00000000
  367. #define HRCWH_PCI_ARBITER_ENABLE 0x20000000
  368. #if defined(CONFIG_MPC834X)
  369. #define HRCWH_PCI2_ARBITER_DISABLE 0x00000000
  370. #define HRCWH_PCI2_ARBITER_ENABLE 0x10000000
  371. #elif defined(CONFIG_MPC8360)
  372. #define HRCWH_PCICKDRV_DISABLE 0x00000000
  373. #define HRCWH_PCICKDRV_ENABLE 0x10000000
  374. #endif
  375. #define HRCWH_CORE_DISABLE 0x08000000
  376. #define HRCWH_CORE_ENABLE 0x00000000
  377. #define HRCWH_FROM_0X00000100 0x00000000
  378. #define HRCWH_FROM_0XFFF00100 0x04000000
  379. #define HRCWH_BOOTSEQ_DISABLE 0x00000000
  380. #define HRCWH_BOOTSEQ_NORMAL 0x01000000
  381. #define HRCWH_BOOTSEQ_EXTENDED 0x02000000
  382. #define HRCWH_SW_WATCHDOG_DISABLE 0x00000000
  383. #define HRCWH_SW_WATCHDOG_ENABLE 0x00800000
  384. #define HRCWH_ROM_LOC_DDR_SDRAM 0x00000000
  385. #define HRCWH_ROM_LOC_PCI1 0x00100000
  386. #if defined(CONFIG_MPC834X)
  387. #define HRCWH_ROM_LOC_PCI2 0x00200000
  388. #endif
  389. #define HRCWH_ROM_LOC_LOCAL_8BIT 0x00500000
  390. #define HRCWH_ROM_LOC_LOCAL_16BIT 0x00600000
  391. #define HRCWH_ROM_LOC_LOCAL_32BIT 0x00700000
  392. #if defined(CONFIG_MPC831X)
  393. #define HRCWH_ROM_LOC_NAND_SP_8BIT 0x00100000
  394. #define HRCWH_ROM_LOC_NAND_SP_16BIT 0x00200000
  395. #define HRCWH_ROM_LOC_NAND_LP_8BIT 0x00500000
  396. #define HRCWH_ROM_LOC_NAND_LP_16BIT 0x00600000
  397. #define HRCWH_RL_EXT_LEGACY 0x00000000
  398. #define HRCWH_RL_EXT_NAND 0x00040000
  399. #define HRCWH_TSEC1M_IN_MII 0x00000000
  400. #define HRCWH_TSEC1M_IN_RMII 0x00002000
  401. #define HRCWH_TSEC1M_IN_RGMII 0x00006000
  402. #define HRCWH_TSEC1M_IN_RTBI 0x0000A000
  403. #define HRCWH_TSEC1M_IN_SGMII 0x0000C000
  404. #define HRCWH_TSEC2M_IN_MII 0x00000000
  405. #define HRCWH_TSEC2M_IN_RMII 0x00000400
  406. #define HRCWH_TSEC2M_IN_RGMII 0x00000C00
  407. #define HRCWH_TSEC2M_IN_RTBI 0x00001400
  408. #define HRCWH_TSEC2M_IN_SGMII 0x00001800
  409. #endif
  410. #if defined(CONFIG_MPC834X)
  411. #define HRCWH_TSEC1M_IN_RGMII 0x00000000
  412. #define HRCWH_TSEC1M_IN_RTBI 0x00004000
  413. #define HRCWH_TSEC1M_IN_GMII 0x00008000
  414. #define HRCWH_TSEC1M_IN_TBI 0x0000C000
  415. #define HRCWH_TSEC2M_IN_RGMII 0x00000000
  416. #define HRCWH_TSEC2M_IN_RTBI 0x00001000
  417. #define HRCWH_TSEC2M_IN_GMII 0x00002000
  418. #define HRCWH_TSEC2M_IN_TBI 0x00003000
  419. #endif
  420. #if defined(CONFIG_MPC8360)
  421. #define HRCWH_SECONDARY_DDR_DISABLE 0x00000000
  422. #define HRCWH_SECONDARY_DDR_ENABLE 0x00000010
  423. #endif
  424. #define HRCWH_BIG_ENDIAN 0x00000000
  425. #define HRCWH_LITTLE_ENDIAN 0x00000008
  426. #define HRCWH_LALE_NORMAL 0x00000000
  427. #define HRCWH_LALE_EARLY 0x00000004
  428. #define HRCWH_LDP_SET 0x00000000
  429. #define HRCWH_LDP_CLEAR 0x00000002
  430. /* RSR - Reset Status Register
  431. */
  432. #define RSR_RSTSRC 0xE0000000 /* Reset source */
  433. #define RSR_RSTSRC_SHIFT 29
  434. #define RSR_BSF 0x00010000 /* Boot seq. fail */
  435. #define RSR_BSF_SHIFT 16
  436. #define RSR_SWSR 0x00002000 /* software soft reset */
  437. #define RSR_SWSR_SHIFT 13
  438. #define RSR_SWHR 0x00001000 /* software hard reset */
  439. #define RSR_SWHR_SHIFT 12
  440. #define RSR_JHRS 0x00000200 /* jtag hreset */
  441. #define RSR_JHRS_SHIFT 9
  442. #define RSR_JSRS 0x00000100 /* jtag sreset status */
  443. #define RSR_JSRS_SHIFT 8
  444. #define RSR_CSHR 0x00000010 /* checkstop reset status */
  445. #define RSR_CSHR_SHIFT 4
  446. #define RSR_SWRS 0x00000008 /* software watchdog reset status */
  447. #define RSR_SWRS_SHIFT 3
  448. #define RSR_BMRS 0x00000004 /* bus monitop reset status */
  449. #define RSR_BMRS_SHIFT 2
  450. #define RSR_SRS 0x00000002 /* soft reset status */
  451. #define RSR_SRS_SHIFT 1
  452. #define RSR_HRS 0x00000001 /* hard reset status */
  453. #define RSR_HRS_SHIFT 0
  454. #define RSR_RES ~(RSR_RSTSRC | RSR_BSF | RSR_SWSR | RSR_SWHR |\
  455. RSR_JHRS | RSR_JSRS | RSR_CSHR | RSR_SWRS |\
  456. RSR_BMRS | RSR_SRS | RSR_HRS)
  457. /* RMR - Reset Mode Register
  458. */
  459. #define RMR_CSRE 0x00000001 /* checkstop reset enable */
  460. #define RMR_CSRE_SHIFT 0
  461. #define RMR_RES ~(RMR_CSRE)
  462. /* RCR - Reset Control Register
  463. */
  464. #define RCR_SWHR 0x00000002 /* software hard reset */
  465. #define RCR_SWSR 0x00000001 /* software soft reset */
  466. #define RCR_RES ~(RCR_SWHR | RCR_SWSR)
  467. /* RCER - Reset Control Enable Register
  468. */
  469. #define RCER_CRE 0x00000001 /* software hard reset */
  470. #define RCER_RES ~(RCER_CRE)
  471. /* SPMR - System PLL Mode Register
  472. */
  473. #define SPMR_LBIUCM 0x80000000
  474. #define SPMR_DDRCM 0x40000000
  475. #define SPMR_SPMF 0x0F000000
  476. #define SPMR_CKID 0x00800000
  477. #define SPMR_CKID_SHIFT 23
  478. #define SPMR_COREPLL 0x007F0000
  479. #define SPMR_CEVCOD 0x000000C0
  480. #define SPMR_CEPDF 0x00000020
  481. #define SPMR_CEPMF 0x0000001F
  482. /* OCCR - Output Clock Control Register
  483. */
  484. #define OCCR_PCICOE0 0x80000000
  485. #define OCCR_PCICOE1 0x40000000
  486. #define OCCR_PCICOE2 0x20000000
  487. #define OCCR_PCICOE3 0x10000000
  488. #define OCCR_PCICOE4 0x08000000
  489. #define OCCR_PCICOE5 0x04000000
  490. #define OCCR_PCICOE6 0x02000000
  491. #define OCCR_PCICOE7 0x01000000
  492. #define OCCR_PCICD0 0x00800000
  493. #define OCCR_PCICD1 0x00400000
  494. #define OCCR_PCICD2 0x00200000
  495. #define OCCR_PCICD3 0x00100000
  496. #define OCCR_PCICD4 0x00080000
  497. #define OCCR_PCICD5 0x00040000
  498. #define OCCR_PCICD6 0x00020000
  499. #define OCCR_PCICD7 0x00010000
  500. #define OCCR_PCI1CR 0x00000002
  501. #define OCCR_PCI2CR 0x00000001
  502. #define OCCR_PCICR OCCR_PCI1CR
  503. /* SCCR - System Clock Control Register
  504. */
  505. #define SCCR_ENCCM 0x03000000
  506. #define SCCR_ENCCM_SHIFT 24
  507. #define SCCR_ENCCM_0 0x00000000
  508. #define SCCR_ENCCM_1 0x01000000
  509. #define SCCR_ENCCM_2 0x02000000
  510. #define SCCR_ENCCM_3 0x03000000
  511. #define SCCR_PCICM 0x00010000
  512. #define SCCR_PCICM_SHIFT 16
  513. /* SCCR bits - MPC8349 specific */
  514. #ifdef CONFIG_MPC834X
  515. #define SCCR_TSEC1CM 0xc0000000
  516. #define SCCR_TSEC1CM_SHIFT 30
  517. #define SCCR_TSEC1CM_0 0x00000000
  518. #define SCCR_TSEC1CM_1 0x40000000
  519. #define SCCR_TSEC1CM_2 0x80000000
  520. #define SCCR_TSEC1CM_3 0xC0000000
  521. #define SCCR_TSEC2CM 0x30000000
  522. #define SCCR_TSEC2CM_SHIFT 28
  523. #define SCCR_TSEC2CM_0 0x00000000
  524. #define SCCR_TSEC2CM_1 0x10000000
  525. #define SCCR_TSEC2CM_2 0x20000000
  526. #define SCCR_TSEC2CM_3 0x30000000
  527. #elif defined(CONFIG_MPC831X)
  528. /* TSEC1 bits are for TSEC2 as well */
  529. #define SCCR_TSEC1CM 0xc0000000
  530. #define SCCR_TSEC1CM_SHIFT 30
  531. #define SCCR_TSEC1CM_1 0x40000000
  532. #define SCCR_TSEC1CM_2 0x80000000
  533. #define SCCR_TSEC1CM_3 0xC0000000
  534. #define SCCR_TSEC1ON 0x20000000
  535. #define SCCR_TSEC1ON_SHIFT 29
  536. #define SCCR_TSEC2ON 0x10000000
  537. #define SCCR_TSEC2ON_SHIFT 28
  538. #endif
  539. #define SCCR_USBMPHCM 0x00c00000
  540. #define SCCR_USBMPHCM_SHIFT 22
  541. #define SCCR_USBDRCM 0x00300000
  542. #define SCCR_USBDRCM_SHIFT 20
  543. #define SCCR_USBCM_0 0x00000000
  544. #define SCCR_USBCM_1 0x00500000
  545. #define SCCR_USBCM_2 0x00A00000
  546. #define SCCR_USBCM_3 0x00F00000
  547. /* CSn_BDNS - Chip Select memory Bounds Register
  548. */
  549. #define CSBNDS_SA 0x00FF0000
  550. #define CSBNDS_SA_SHIFT 8
  551. #define CSBNDS_EA 0x000000FF
  552. #define CSBNDS_EA_SHIFT 24
  553. /* CSn_CONFIG - Chip Select Configuration Register
  554. */
  555. #define CSCONFIG_EN 0x80000000
  556. #define CSCONFIG_AP 0x00800000
  557. #define CSCONFIG_ROW_BIT 0x00000700
  558. #define CSCONFIG_ROW_BIT_12 0x00000000
  559. #define CSCONFIG_ROW_BIT_13 0x00000100
  560. #define CSCONFIG_ROW_BIT_14 0x00000200
  561. #define CSCONFIG_COL_BIT 0x00000007
  562. #define CSCONFIG_COL_BIT_8 0x00000000
  563. #define CSCONFIG_COL_BIT_9 0x00000001
  564. #define CSCONFIG_COL_BIT_10 0x00000002
  565. #define CSCONFIG_COL_BIT_11 0x00000003
  566. /* TIMING_CFG_0 - DDR SDRAM Timing Configuration 0
  567. */
  568. #define TIMING_CFG0_RWT 0xC0000000
  569. #define TIMING_CFG0_RWT_SHIFT 30
  570. #define TIMING_CFG0_WRT 0x30000000
  571. #define TIMING_CFG0_WRT_SHIFT 28
  572. #define TIMING_CFG0_RRT 0x0C000000
  573. #define TIMING_CFG0_RRT_SHIFT 26
  574. #define TIMING_CFG0_WWT 0x03000000
  575. #define TIMING_CFG0_WWT_SHIFT 24
  576. #define TIMING_CFG0_ACT_PD_EXIT 0x00700000
  577. #define TIMING_CFG0_ACT_PD_EXIT_SHIFT 20
  578. #define TIMING_CFG0_PRE_PD_EXIT 0x00070000
  579. #define TIMING_CFG0_PRE_PD_EXIT_SHIFT 16
  580. #define TIMING_CFG0_ODT_PD_EXIT 0x00000F00
  581. #define TIMING_CFG0_ODT_PD_EXIT_SHIFT 8
  582. #define TIMING_CFG0_MRS_CYC 0x00000F00
  583. #define TIMING_CFG0_MRS_CYC_SHIFT 0
  584. /* TIMING_CFG_1 - DDR SDRAM Timing Configuration 1
  585. */
  586. #define TIMING_CFG1_PRETOACT 0x70000000
  587. #define TIMING_CFG1_PRETOACT_SHIFT 28
  588. #define TIMING_CFG1_ACTTOPRE 0x0F000000
  589. #define TIMING_CFG1_ACTTOPRE_SHIFT 24
  590. #define TIMING_CFG1_ACTTORW 0x00700000
  591. #define TIMING_CFG1_ACTTORW_SHIFT 20
  592. #define TIMING_CFG1_CASLAT 0x00070000
  593. #define TIMING_CFG1_CASLAT_SHIFT 16
  594. #define TIMING_CFG1_REFREC 0x0000F000
  595. #define TIMING_CFG1_REFREC_SHIFT 12
  596. #define TIMING_CFG1_WRREC 0x00000700
  597. #define TIMING_CFG1_WRREC_SHIFT 8
  598. #define TIMING_CFG1_ACTTOACT 0x00000070
  599. #define TIMING_CFG1_ACTTOACT_SHIFT 4
  600. #define TIMING_CFG1_WRTORD 0x00000007
  601. #define TIMING_CFG1_WRTORD_SHIFT 0
  602. #define TIMING_CFG1_CASLAT_20 0x00030000 /* CAS latency = 2.0 */
  603. #define TIMING_CFG1_CASLAT_25 0x00040000 /* CAS latency = 2.5 */
  604. /* TIMING_CFG_2 - DDR SDRAM Timing Configuration 2
  605. */
  606. #define TIMING_CFG2_CPO 0x0F800000
  607. #define TIMING_CFG2_CPO_SHIFT 23
  608. #define TIMING_CFG2_ACSM 0x00080000
  609. #define TIMING_CFG2_WR_DATA_DELAY 0x00001C00
  610. #define TIMING_CFG2_WR_DATA_DELAY_SHIFT 10
  611. #define TIMING_CFG2_CPO_DEF 0x00000000 /* default (= CASLAT + 1) */
  612. #define TIMING_CFG2_ADD_LAT 0x70000000
  613. #define TIMING_CFG2_ADD_LAT_SHIFT 28
  614. #define TIMING_CFG2_WR_LAT_DELAY 0x00380000
  615. #define TIMING_CFG2_WR_LAT_DELAY_SHIFT 19
  616. #define TIMING_CFG2_RD_TO_PRE 0x0000E000
  617. #define TIMING_CFG2_RD_TO_PRE_SHIFT 13
  618. #define TIMING_CFG2_CKE_PLS 0x000001C0
  619. #define TIMING_CFG2_CKE_PLS_SHIFT 6
  620. #define TIMING_CFG2_FOUR_ACT 0x0000003F
  621. #define TIMING_CFG2_FOUR_ACT_SHIFT 0
  622. /* DDR_SDRAM_CFG - DDR SDRAM Control Configuration
  623. */
  624. #define SDRAM_CFG_MEM_EN 0x80000000
  625. #define SDRAM_CFG_SREN 0x40000000
  626. #define SDRAM_CFG_ECC_EN 0x20000000
  627. #define SDRAM_CFG_RD_EN 0x10000000
  628. #define SDRAM_CFG_SDRAM_TYPE 0x03000000
  629. #define SDRAM_CFG_SDRAM_TYPE_DDR 0x02000000
  630. #define SDRAM_CFG_SDRAM_TYPE_SHIFT 24
  631. #define SDRAM_CFG_DYN_PWR 0x00200000
  632. #define SDRAM_CFG_32_BE 0x00080000
  633. #define SDRAM_CFG_8_BE 0x00040000
  634. #define SDRAM_CFG_NCAP 0x00020000
  635. #define SDRAM_CFG_2T_EN 0x00008000
  636. #define SDRAM_CFG_BI 0x00000001
  637. /* DDR_SDRAM_MODE - DDR SDRAM Mode Register
  638. */
  639. #define SDRAM_MODE_ESD 0xFFFF0000
  640. #define SDRAM_MODE_ESD_SHIFT 16
  641. #define SDRAM_MODE_SD 0x0000FFFF
  642. #define SDRAM_MODE_SD_SHIFT 0
  643. #define DDR_MODE_EXT_MODEREG 0x4000 /* select extended mode reg */
  644. #define DDR_MODE_EXT_OPMODE 0x3FF8 /* operating mode, mask */
  645. #define DDR_MODE_EXT_OP_NORMAL 0x0000 /* normal operation */
  646. #define DDR_MODE_QFC 0x0004 /* QFC / compatibility, mask */
  647. #define DDR_MODE_QFC_COMP 0x0000 /* compatible to older SDRAMs */
  648. #define DDR_MODE_WEAK 0x0002 /* weak drivers */
  649. #define DDR_MODE_DLL_DIS 0x0001 /* disable DLL */
  650. #define DDR_MODE_CASLAT 0x0070 /* CAS latency, mask */
  651. #define DDR_MODE_CASLAT_15 0x0010 /* CAS latency 1.5 */
  652. #define DDR_MODE_CASLAT_20 0x0020 /* CAS latency 2 */
  653. #define DDR_MODE_CASLAT_25 0x0060 /* CAS latency 2.5 */
  654. #define DDR_MODE_CASLAT_30 0x0030 /* CAS latency 3 */
  655. #define DDR_MODE_BTYPE_SEQ 0x0000 /* sequential burst */
  656. #define DDR_MODE_BTYPE_ILVD 0x0008 /* interleaved burst */
  657. #define DDR_MODE_BLEN_2 0x0001 /* burst length 2 */
  658. #define DDR_MODE_BLEN_4 0x0002 /* burst length 4 */
  659. #define DDR_REFINT_166MHZ_7US 1302 /* exact value for 7.8125us */
  660. #define DDR_BSTOPRE 256 /* use 256 cycles as a starting point */
  661. #define DDR_MODE_MODEREG 0x0000 /* select mode register */
  662. /* DDR_SDRAM_INTERVAL - DDR SDRAM Interval Register
  663. */
  664. #define SDRAM_INTERVAL_REFINT 0x3FFF0000
  665. #define SDRAM_INTERVAL_REFINT_SHIFT 16
  666. #define SDRAM_INTERVAL_BSTOPRE 0x00003FFF
  667. #define SDRAM_INTERVAL_BSTOPRE_SHIFT 0
  668. /* DDR_SDRAM_CLK_CNTL - DDR SDRAM Clock Control Register
  669. */
  670. #define DDR_SDRAM_CLK_CNTL_SS_EN 0x80000000
  671. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_025 0x01000000
  672. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 0x02000000
  673. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075 0x03000000
  674. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_1 0x04000000
  675. /* ECC_ERR_INJECT - Memory data path error injection mask ECC
  676. */
  677. #define ECC_ERR_INJECT_EMB (0x80000000>>22) /* ECC Mirror Byte */
  678. #define ECC_ERR_INJECT_EIEN (0x80000000>>23) /* Error Injection Enable */
  679. #define ECC_ERR_INJECT_EEIM (0xff000000>>24) /* ECC Erroe Injection Enable */
  680. #define ECC_ERR_INJECT_EEIM_SHIFT 0
  681. /* CAPTURE_ECC - Memory data path read capture ECC
  682. */
  683. #define CAPTURE_ECC_ECE (0xff000000>>24)
  684. #define CAPTURE_ECC_ECE_SHIFT 0
  685. /* ERR_DETECT - Memory error detect
  686. */
  687. #define ECC_ERROR_DETECT_MME (0x80000000>>0) /* Multiple Memory Errors */
  688. #define ECC_ERROR_DETECT_MBE (0x80000000>>28) /* Multiple-Bit Error */
  689. #define ECC_ERROR_DETECT_SBE (0x80000000>>29) /* Single-Bit ECC Error Pickup */
  690. #define ECC_ERROR_DETECT_MSE (0x80000000>>31) /* Memory Select Error */
  691. /* ERR_DISABLE - Memory error disable
  692. */
  693. #define ECC_ERROR_DISABLE_MBED (0x80000000>>28) /* Multiple-Bit ECC Error Disable */
  694. #define ECC_ERROR_DISABLE_SBED (0x80000000>>29) /* Sinle-Bit ECC Error disable */
  695. #define ECC_ERROR_DISABLE_MSED (0x80000000>>31) /* Memory Select Error Disable */
  696. #define ECC_ERROR_ENABLE ~(ECC_ERROR_DISABLE_MSED | ECC_ERROR_DISABLE_SBED |\
  697. ECC_ERROR_DISABLE_MBED)
  698. /* ERR_INT_EN - Memory error interrupt enable
  699. */
  700. #define ECC_ERR_INT_EN_MBEE (0x80000000>>28) /* Multiple-Bit ECC Error Interrupt Enable */
  701. #define ECC_ERR_INT_EN_SBEE (0x80000000>>29) /* Single-Bit ECC Error Interrupt Enable */
  702. #define ECC_ERR_INT_EN_MSEE (0x80000000>>31) /* Memory Select Error Interrupt Enable */
  703. #define ECC_ERR_INT_DISABLE ~(ECC_ERR_INT_EN_MBEE | ECC_ERR_INT_EN_SBEE |\
  704. ECC_ERR_INT_EN_MSEE)
  705. /* CAPTURE_ATTRIBUTES - Memory error attributes capture
  706. */
  707. #define ECC_CAPT_ATTR_BNUM (0xe0000000>>1) /* Data Beat Num */
  708. #define ECC_CAPT_ATTR_BNUM_SHIFT 28
  709. #define ECC_CAPT_ATTR_TSIZ (0xc0000000>>6) /* Transaction Size */
  710. #define ECC_CAPT_ATTR_TSIZ_FOUR_DW 0
  711. #define ECC_CAPT_ATTR_TSIZ_ONE_DW 1
  712. #define ECC_CAPT_ATTR_TSIZ_TWO_DW 2
  713. #define ECC_CAPT_ATTR_TSIZ_THREE_DW 3
  714. #define ECC_CAPT_ATTR_TSIZ_SHIFT 24
  715. #define ECC_CAPT_ATTR_TSRC (0xf8000000>>11) /* Transaction Source */
  716. #define ECC_CAPT_ATTR_TSRC_E300_CORE_DT 0x0
  717. #define ECC_CAPT_ATTR_TSRC_E300_CORE_IF 0x2
  718. #define ECC_CAPT_ATTR_TSRC_TSEC1 0x4
  719. #define ECC_CAPT_ATTR_TSRC_TSEC2 0x5
  720. #define ECC_CAPT_ATTR_TSRC_USB (0x06|0x07)
  721. #define ECC_CAPT_ATTR_TSRC_ENCRYPT 0x8
  722. #define ECC_CAPT_ATTR_TSRC_I2C 0x9
  723. #define ECC_CAPT_ATTR_TSRC_JTAG 0xA
  724. #define ECC_CAPT_ATTR_TSRC_PCI1 0xD
  725. #define ECC_CAPT_ATTR_TSRC_PCI2 0xE
  726. #define ECC_CAPT_ATTR_TSRC_DMA 0xF
  727. #define ECC_CAPT_ATTR_TSRC_SHIFT 16
  728. #define ECC_CAPT_ATTR_TTYP (0xe0000000>>18) /* Transaction Type */
  729. #define ECC_CAPT_ATTR_TTYP_WRITE 0x1
  730. #define ECC_CAPT_ATTR_TTYP_READ 0x2
  731. #define ECC_CAPT_ATTR_TTYP_R_M_W 0x3
  732. #define ECC_CAPT_ATTR_TTYP_SHIFT 12
  733. #define ECC_CAPT_ATTR_VLD (0x80000000>>31) /* Valid */
  734. /* ERR_SBE - Single bit ECC memory error management
  735. */
  736. #define ECC_ERROR_MAN_SBET (0xff000000>>8) /* Single-Bit Error Threshold 0..255 */
  737. #define ECC_ERROR_MAN_SBET_SHIFT 16
  738. #define ECC_ERROR_MAN_SBEC (0xff000000>>24) /* Single Bit Error Counter 0..255 */
  739. #define ECC_ERROR_MAN_SBEC_SHIFT 0
  740. /* BR - Base Registers
  741. */
  742. #define BR0 0x5000 /* Register offset to immr */
  743. #define BR1 0x5008
  744. #define BR2 0x5010
  745. #define BR3 0x5018
  746. #define BR4 0x5020
  747. #define BR5 0x5028
  748. #define BR6 0x5030
  749. #define BR7 0x5038
  750. #define BR_BA 0xFFFF8000
  751. #define BR_BA_SHIFT 15
  752. #define BR_PS 0x00001800
  753. #define BR_PS_SHIFT 11
  754. #define BR_PS_8 0x00000800 /* Port Size 8 bit */
  755. #define BR_PS_16 0x00001000 /* Port Size 16 bit */
  756. #define BR_PS_32 0x00001800 /* Port Size 32 bit */
  757. #define BR_DECC 0x00000600
  758. #define BR_DECC_SHIFT 9
  759. #define BR_DECC_OFF 0x00000000
  760. #define BR_DECC_CHK 0x00000200
  761. #define BR_DECC_CHK_GEN 0x00000400
  762. #define BR_WP 0x00000100
  763. #define BR_WP_SHIFT 8
  764. #define BR_MSEL 0x000000E0
  765. #define BR_MSEL_SHIFT 5
  766. #define BR_MS_GPCM 0x00000000 /* GPCM */
  767. #define BR_MS_FCM 0x00000020 /* FCM */
  768. #define BR_MS_SDRAM 0x00000060 /* SDRAM */
  769. #define BR_MS_UPMA 0x00000080 /* UPMA */
  770. #define BR_MS_UPMB 0x000000A0 /* UPMB */
  771. #define BR_MS_UPMC 0x000000C0 /* UPMC */
  772. #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832X)
  773. #define BR_ATOM 0x0000000C
  774. #define BR_ATOM_SHIFT 2
  775. #endif
  776. #define BR_V 0x00000001
  777. #define BR_V_SHIFT 0
  778. #if defined(CONFIG_MPC834X)
  779. #define BR_RES ~(BR_BA | BR_PS | BR_DECC | BR_WP | BR_MSEL | BR_V)
  780. #elif defined(CONFIG_MPC8360)
  781. #define BR_RES ~(BR_BA | BR_PS | BR_DECC | BR_WP | BR_MSEL | BR_ATOM | BR_V)
  782. #endif
  783. /* OR - Option Registers
  784. */
  785. #define OR0 0x5004 /* Register offset to immr */
  786. #define OR1 0x500C
  787. #define OR2 0x5014
  788. #define OR3 0x501C
  789. #define OR4 0x5024
  790. #define OR5 0x502C
  791. #define OR6 0x5034
  792. #define OR7 0x503C
  793. #define OR_GPCM_AM 0xFFFF8000
  794. #define OR_GPCM_AM_SHIFT 15
  795. #define OR_GPCM_BCTLD 0x00001000
  796. #define OR_GPCM_BCTLD_SHIFT 12
  797. #define OR_GPCM_CSNT 0x00000800
  798. #define OR_GPCM_CSNT_SHIFT 11
  799. #define OR_GPCM_ACS 0x00000600
  800. #define OR_GPCM_ACS_SHIFT 9
  801. #define OR_GPCM_ACS_0b10 0x00000400
  802. #define OR_GPCM_ACS_0b11 0x00000600
  803. #define OR_GPCM_XACS 0x00000100
  804. #define OR_GPCM_XACS_SHIFT 8
  805. #define OR_GPCM_SCY 0x000000F0
  806. #define OR_GPCM_SCY_SHIFT 4
  807. #define OR_GPCM_SCY_1 0x00000010
  808. #define OR_GPCM_SCY_2 0x00000020
  809. #define OR_GPCM_SCY_3 0x00000030
  810. #define OR_GPCM_SCY_4 0x00000040
  811. #define OR_GPCM_SCY_5 0x00000050
  812. #define OR_GPCM_SCY_6 0x00000060
  813. #define OR_GPCM_SCY_7 0x00000070
  814. #define OR_GPCM_SCY_8 0x00000080
  815. #define OR_GPCM_SCY_9 0x00000090
  816. #define OR_GPCM_SCY_10 0x000000a0
  817. #define OR_GPCM_SCY_11 0x000000b0
  818. #define OR_GPCM_SCY_12 0x000000c0
  819. #define OR_GPCM_SCY_13 0x000000d0
  820. #define OR_GPCM_SCY_14 0x000000e0
  821. #define OR_GPCM_SCY_15 0x000000f0
  822. #define OR_GPCM_SETA 0x00000008
  823. #define OR_GPCM_SETA_SHIFT 3
  824. #define OR_GPCM_TRLX 0x00000004
  825. #define OR_GPCM_TRLX_SHIFT 2
  826. #define OR_GPCM_EHTR 0x00000002
  827. #define OR_GPCM_EHTR_SHIFT 1
  828. #define OR_GPCM_EAD 0x00000001
  829. #define OR_GPCM_EAD_SHIFT 0
  830. #define OR_FCM_AM 0xFFFF8000
  831. #define OR_FCM_AM_SHIFT 15
  832. #define OR_FCM_BCTLD 0x00001000
  833. #define OR_FCM_BCTLD_SHIFT 12
  834. #define OR_FCM_PGS 0x00000400
  835. #define OR_FCM_PGS_SHIFT 10
  836. #define OR_FCM_CSCT 0x00000200
  837. #define OR_FCM_CSCT_SHIFT 9
  838. #define OR_FCM_CST 0x00000100
  839. #define OR_FCM_CST_SHIFT 8
  840. #define OR_FCM_CHT 0x00000080
  841. #define OR_FCM_CHT_SHIFT 7
  842. #define OR_FCM_SCY 0x00000070
  843. #define OR_FCM_SCY_SHIFT 4
  844. #define OR_FCM_SCY_1 0x00000010
  845. #define OR_FCM_SCY_2 0x00000020
  846. #define OR_FCM_SCY_3 0x00000030
  847. #define OR_FCM_SCY_4 0x00000040
  848. #define OR_FCM_SCY_5 0x00000050
  849. #define OR_FCM_SCY_6 0x00000060
  850. #define OR_FCM_SCY_7 0x00000070
  851. #define OR_FCM_RST 0x00000008
  852. #define OR_FCM_RST_SHIFT 3
  853. #define OR_FCM_TRLX 0x00000004
  854. #define OR_FCM_TRLX_SHIFT 2
  855. #define OR_FCM_EHTR 0x00000002
  856. #define OR_FCM_EHTR_SHIFT 1
  857. #define OR_UPM_AM 0xFFFF8000
  858. #define OR_UPM_AM_SHIFT 15
  859. #define OR_UPM_XAM 0x00006000
  860. #define OR_UPM_XAM_SHIFT 13
  861. #define OR_UPM_BCTLD 0x00001000
  862. #define OR_UPM_BCTLD_SHIFT 12
  863. #define OR_UPM_BI 0x00000100
  864. #define OR_UPM_BI_SHIFT 8
  865. #define OR_UPM_TRLX 0x00000004
  866. #define OR_UPM_TRLX_SHIFT 2
  867. #define OR_UPM_EHTR 0x00000002
  868. #define OR_UPM_EHTR_SHIFT 1
  869. #define OR_UPM_EAD 0x00000001
  870. #define OR_UPM_EAD_SHIFT 0
  871. #define OR_SDRAM_AM 0xFFFF8000
  872. #define OR_SDRAM_AM_SHIFT 15
  873. #define OR_SDRAM_XAM 0x00006000
  874. #define OR_SDRAM_XAM_SHIFT 13
  875. #define OR_SDRAM_COLS 0x00001C00
  876. #define OR_SDRAM_COLS_SHIFT 10
  877. #define OR_SDRAM_ROWS 0x000001C0
  878. #define OR_SDRAM_ROWS_SHIFT 6
  879. #define OR_SDRAM_PMSEL 0x00000020
  880. #define OR_SDRAM_PMSEL_SHIFT 5
  881. #define OR_SDRAM_EAD 0x00000001
  882. #define OR_SDRAM_EAD_SHIFT 0
  883. #define OR_AM_32KB 0xFFFF8000
  884. #define OR_AM_64KB 0xFFFF0000
  885. #define OR_AM_128KB 0xFFFE0000
  886. #define OR_AM_256KB 0xFFFC0000
  887. #define OR_AM_512KB 0xFFF80000
  888. #define OR_AM_1MB 0xFFF00000
  889. #define OR_AM_2MB 0xFFE00000
  890. #define OR_AM_4MB 0xFFC00000
  891. #define OR_AM_8MB 0xFF800000
  892. #define OR_AM_16MB 0xFF000000
  893. #define OR_AM_32MB 0xFE000000
  894. #define OR_AM_64MB 0xFC000000
  895. #define OR_AM_128MB 0xF8000000
  896. #define OR_AM_256MB 0xF0000000
  897. #define OR_AM_512MB 0xE0000000
  898. #define OR_AM_1GB 0xC0000000
  899. #define OR_AM_2GB 0x80000000
  900. #define OR_AM_4GB 0x00000000
  901. #define LBLAWAR_EN 0x80000000
  902. #define LBLAWAR_4KB 0x0000000B
  903. #define LBLAWAR_8KB 0x0000000C
  904. #define LBLAWAR_16KB 0x0000000D
  905. #define LBLAWAR_32KB 0x0000000E
  906. #define LBLAWAR_64KB 0x0000000F
  907. #define LBLAWAR_128KB 0x00000010
  908. #define LBLAWAR_256KB 0x00000011
  909. #define LBLAWAR_512KB 0x00000012
  910. #define LBLAWAR_1MB 0x00000013
  911. #define LBLAWAR_2MB 0x00000014
  912. #define LBLAWAR_4MB 0x00000015
  913. #define LBLAWAR_8MB 0x00000016
  914. #define LBLAWAR_16MB 0x00000017
  915. #define LBLAWAR_32MB 0x00000018
  916. #define LBLAWAR_64MB 0x00000019
  917. #define LBLAWAR_128MB 0x0000001A
  918. #define LBLAWAR_256MB 0x0000001B
  919. #define LBLAWAR_512MB 0x0000001C
  920. #define LBLAWAR_1GB 0x0000001D
  921. #define LBLAWAR_2GB 0x0000001E
  922. /* LBCR - Local Bus Configuration Register
  923. */
  924. #define LBCR_LDIS 0x80000000
  925. #define LBCR_LDIS_SHIFT 31
  926. #define LBCR_BCTLC 0x00C00000
  927. #define LBCR_BCTLC_SHIFT 22
  928. #define LBCR_LPBSE 0x00020000
  929. #define LBCR_LPBSE_SHIFT 17
  930. #define LBCR_EPAR 0x00010000
  931. #define LBCR_EPAR_SHIFT 16
  932. #define LBCR_BMT 0x0000FF00
  933. #define LBCR_BMT_SHIFT 8
  934. /* LCRR - Clock Ratio Register
  935. */
  936. #define LCRR_DBYP 0x80000000
  937. #define LCRR_DBYP_SHIFT 31
  938. #define LCRR_BUFCMDC 0x30000000
  939. #define LCRR_BUFCMDC_SHIFT 28
  940. #define LCRR_BUFCMDC_1 0x10000000
  941. #define LCRR_BUFCMDC_2 0x20000000
  942. #define LCRR_BUFCMDC_3 0x30000000
  943. #define LCRR_BUFCMDC_4 0x00000000
  944. #define LCRR_ECL 0x03000000
  945. #define LCRR_ECL_SHIFT 24
  946. #define LCRR_ECL_4 0x00000000
  947. #define LCRR_ECL_5 0x01000000
  948. #define LCRR_ECL_6 0x02000000
  949. #define LCRR_ECL_7 0x03000000
  950. #define LCRR_EADC 0x00030000
  951. #define LCRR_EADC_SHIFT 16
  952. #define LCRR_EADC_1 0x00010000
  953. #define LCRR_EADC_2 0x00020000
  954. #define LCRR_EADC_3 0x00030000
  955. #define LCRR_EADC_4 0x00000000
  956. #define LCRR_CLKDIV 0x0000000F
  957. #define LCRR_CLKDIV_SHIFT 0
  958. #define LCRR_CLKDIV_2 0x00000002
  959. #define LCRR_CLKDIV_4 0x00000004
  960. #define LCRR_CLKDIV_8 0x00000008
  961. /* DMAMR - DMA Mode Register
  962. */
  963. #define DMA_CHANNEL_START 0x00000001 /* Bit - DMAMRn CS */
  964. #define DMA_CHANNEL_TRANSFER_MODE_DIRECT 0x00000004 /* Bit - DMAMRn CTM */
  965. #define DMA_CHANNEL_SOURCE_ADRESSS_HOLD_EN 0x00001000 /* Bit - DMAMRn SAHE */
  966. #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_1B 0x00000000 /* 2Bit- DMAMRn SAHTS 1byte */
  967. #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_2B 0x00004000 /* 2Bit- DMAMRn SAHTS 2bytes */
  968. #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_4B 0x00008000 /* 2Bit- DMAMRn SAHTS 4bytes */
  969. #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_8B 0x0000c000 /* 2Bit- DMAMRn SAHTS 8bytes */
  970. #define DMA_CHANNEL_SNOOP 0x00010000 /* Bit - DMAMRn DMSEN */
  971. /* DMASR - DMA Status Register
  972. */
  973. #define DMA_CHANNEL_BUSY 0x00000004 /* Bit - DMASRn CB */
  974. #define DMA_CHANNEL_TRANSFER_ERROR 0x00000080 /* Bit - DMASRn TE */
  975. /* CONFIG_ADDRESS - PCI Config Address Register
  976. */
  977. #define PCI_CONFIG_ADDRESS_EN 0x80000000
  978. #define PCI_CONFIG_ADDRESS_BN_SHIFT 16
  979. #define PCI_CONFIG_ADDRESS_BN_MASK 0x00ff0000
  980. #define PCI_CONFIG_ADDRESS_DN_SHIFT 11
  981. #define PCI_CONFIG_ADDRESS_DN_MASK 0x0000f800
  982. #define PCI_CONFIG_ADDRESS_FN_SHIFT 8
  983. #define PCI_CONFIG_ADDRESS_FN_MASK 0x00000700
  984. #define PCI_CONFIG_ADDRESS_RN_SHIFT 0
  985. #define PCI_CONFIG_ADDRESS_RN_MASK 0x000000fc
  986. /* POTAR - PCI Outbound Translation Address Register
  987. */
  988. #define POTAR_TA_MASK 0x000fffff
  989. /* POBAR - PCI Outbound Base Address Register
  990. */
  991. #define POBAR_BA_MASK 0x000fffff
  992. /* POCMR - PCI Outbound Comparision Mask Register
  993. */
  994. #define POCMR_EN 0x80000000
  995. #define POCMR_IO 0x40000000 /* 0-memory space 1-I/O space */
  996. #define POCMR_SE 0x20000000 /* streaming enable */
  997. #define POCMR_DST 0x10000000 /* 0-PCI1 1-PCI2 */
  998. #define POCMR_CM_MASK 0x000fffff
  999. #define POCMR_CM_4G 0x00000000
  1000. #define POCMR_CM_2G 0x00080000
  1001. #define POCMR_CM_1G 0x000C0000
  1002. #define POCMR_CM_512M 0x000E0000
  1003. #define POCMR_CM_256M 0x000F0000
  1004. #define POCMR_CM_128M 0x000F8000
  1005. #define POCMR_CM_64M 0x000FC000
  1006. #define POCMR_CM_32M 0x000FE000
  1007. #define POCMR_CM_16M 0x000FF000
  1008. #define POCMR_CM_8M 0x000FF800
  1009. #define POCMR_CM_4M 0x000FFC00
  1010. #define POCMR_CM_2M 0x000FFE00
  1011. #define POCMR_CM_1M 0x000FFF00
  1012. #define POCMR_CM_512K 0x000FFF80
  1013. #define POCMR_CM_256K 0x000FFFC0
  1014. #define POCMR_CM_128K 0x000FFFE0
  1015. #define POCMR_CM_64K 0x000FFFF0
  1016. #define POCMR_CM_32K 0x000FFFF8
  1017. #define POCMR_CM_16K 0x000FFFFC
  1018. #define POCMR_CM_8K 0x000FFFFE
  1019. #define POCMR_CM_4K 0x000FFFFF
  1020. /* PITAR - PCI Inbound Translation Address Register
  1021. */
  1022. #define PITAR_TA_MASK 0x000fffff
  1023. /* PIBAR - PCI Inbound Base/Extended Address Register
  1024. */
  1025. #define PIBAR_MASK 0xffffffff
  1026. #define PIEBAR_EBA_MASK 0x000fffff
  1027. /* PIWAR - PCI Inbound Windows Attributes Register
  1028. */
  1029. #define PIWAR_EN 0x80000000
  1030. #define PIWAR_PF 0x20000000
  1031. #define PIWAR_RTT_MASK 0x000f0000
  1032. #define PIWAR_RTT_NO_SNOOP 0x00040000
  1033. #define PIWAR_RTT_SNOOP 0x00050000
  1034. #define PIWAR_WTT_MASK 0x0000f000
  1035. #define PIWAR_WTT_NO_SNOOP 0x00004000
  1036. #define PIWAR_WTT_SNOOP 0x00005000
  1037. #define PIWAR_IWS_MASK 0x0000003F
  1038. #define PIWAR_IWS_4K 0x0000000B
  1039. #define PIWAR_IWS_8K 0x0000000C
  1040. #define PIWAR_IWS_16K 0x0000000D
  1041. #define PIWAR_IWS_32K 0x0000000E
  1042. #define PIWAR_IWS_64K 0x0000000F
  1043. #define PIWAR_IWS_128K 0x00000010
  1044. #define PIWAR_IWS_256K 0x00000011
  1045. #define PIWAR_IWS_512K 0x00000012
  1046. #define PIWAR_IWS_1M 0x00000013
  1047. #define PIWAR_IWS_2M 0x00000014
  1048. #define PIWAR_IWS_4M 0x00000015
  1049. #define PIWAR_IWS_8M 0x00000016
  1050. #define PIWAR_IWS_16M 0x00000017
  1051. #define PIWAR_IWS_32M 0x00000018
  1052. #define PIWAR_IWS_64M 0x00000019
  1053. #define PIWAR_IWS_128M 0x0000001A
  1054. #define PIWAR_IWS_256M 0x0000001B
  1055. #define PIWAR_IWS_512M 0x0000001C
  1056. #define PIWAR_IWS_1G 0x0000001D
  1057. #define PIWAR_IWS_2G 0x0000001E
  1058. /* PMCCR1 - PCI Configuration Register 1
  1059. */
  1060. #define PMCCR1_POWER_OFF 0x00000020
  1061. /* FMR - Flash Mode Register
  1062. */
  1063. #define FMR_CWTO 0x0000F000
  1064. #define FMR_CWTO_SHIFT 12
  1065. #define FMR_BOOT 0x00000800
  1066. #define FMR_ECCM 0x00000100
  1067. #define FMR_AL 0x00000030
  1068. #define FMR_AL_SHIFT 4
  1069. #define FMR_OP 0x00000003
  1070. #define FMR_OP_SHIFT 0
  1071. /* FIR - Flash Instruction Register
  1072. */
  1073. #define FIR_OP0 0xF0000000
  1074. #define FIR_OP0_SHIFT 28
  1075. #define FIR_OP1 0x0F000000
  1076. #define FIR_OP1_SHIFT 24
  1077. #define FIR_OP2 0x00F00000
  1078. #define FIR_OP2_SHIFT 20
  1079. #define FIR_OP3 0x000F0000
  1080. #define FIR_OP3_SHIFT 16
  1081. #define FIR_OP4 0x0000F000
  1082. #define FIR_OP4_SHIFT 12
  1083. #define FIR_OP5 0x00000F00
  1084. #define FIR_OP5_SHIFT 8
  1085. #define FIR_OP6 0x000000F0
  1086. #define FIR_OP6_SHIFT 4
  1087. #define FIR_OP7 0x0000000F
  1088. #define FIR_OP7_SHIFT 0
  1089. #define FIR_OP_NOP 0x0 /* No operation and end of sequence */
  1090. #define FIR_OP_CA 0x1 /* Issue current column address */
  1091. #define FIR_OP_PA 0x2 /* Issue current block+page address */
  1092. #define FIR_OP_UA 0x3 /* Issue user defined address */
  1093. #define FIR_OP_CM0 0x4 /* Issue command from FCR[CMD0] */
  1094. #define FIR_OP_CM1 0x5 /* Issue command from FCR[CMD1] */
  1095. #define FIR_OP_CM2 0x6 /* Issue command from FCR[CMD2] */
  1096. #define FIR_OP_CM3 0x7 /* Issue command from FCR[CMD3] */
  1097. #define FIR_OP_WB 0x8 /* Write FBCR bytes from FCM buffer */
  1098. #define FIR_OP_WS 0x9 /* Write 1 or 2 bytes from MDR[AS] */
  1099. #define FIR_OP_RB 0xA /* Read FBCR bytes to FCM buffer */
  1100. #define FIR_OP_RS 0xB /* Read 1 or 2 bytes to MDR[AS] */
  1101. #define FIR_OP_CW0 0xC /* Wait then issue FCR[CMD0] */
  1102. #define FIR_OP_CW1 0xD /* Wait then issue FCR[CMD1] */
  1103. #define FIR_OP_RBW 0xE /* Wait then read FBCR bytes */
  1104. #define FIR_OP_RSW 0xF /* Wait then read 1 or 2 bytes */
  1105. /* FCR - Flash Command Register
  1106. */
  1107. #define FCR_CMD0 0xFF000000
  1108. #define FCR_CMD0_SHIFT 24
  1109. #define FCR_CMD1 0x00FF0000
  1110. #define FCR_CMD1_SHIFT 16
  1111. #define FCR_CMD2 0x0000FF00
  1112. #define FCR_CMD2_SHIFT 8
  1113. #define FCR_CMD3 0x000000FF
  1114. #define FCR_CMD3_SHIFT 0
  1115. /* FBAR - Flash Block Address Register
  1116. */
  1117. #define FBAR_BLK 0x00FFFFFF
  1118. /* FPAR - Flash Page Address Register
  1119. */
  1120. #define FPAR_SP_PI 0x00007C00
  1121. #define FPAR_SP_PI_SHIFT 10
  1122. #define FPAR_SP_MS 0x00000200
  1123. #define FPAR_SP_CI 0x000001FF
  1124. #define FPAR_SP_CI_SHIFT 0
  1125. #define FPAR_LP_PI 0x0003F000
  1126. #define FPAR_LP_PI_SHIFT 12
  1127. #define FPAR_LP_MS 0x00000800
  1128. #define FPAR_LP_CI 0x000007FF
  1129. #define FPAR_LP_CI_SHIFT 0
  1130. /* LTESR - Transfer Error Status Register
  1131. */
  1132. #define LTESR_BM 0x80000000
  1133. #define LTESR_FCT 0x40000000
  1134. #define LTESR_PAR 0x20000000
  1135. #define LTESR_WP 0x04000000
  1136. #define LTESR_ATMW 0x00800000
  1137. #define LTESR_ATMR 0x00400000
  1138. #define LTESR_CS 0x00080000
  1139. #define LTESR_CC 0x00000001
  1140. /* DDR Control Driver Register
  1141. */
  1142. #define DDRCDR_EN 0x40000000
  1143. #define DDRCDR_PZ 0x3C000000
  1144. #define DDRCDR_PZ_MAXZ 0x00000000
  1145. #define DDRCDR_PZ_HIZ 0x20000000
  1146. #define DDRCDR_PZ_NOMZ 0x30000000
  1147. #define DDRCDR_PZ_LOZ 0x38000000
  1148. #define DDRCDR_PZ_MINZ 0x3C000000
  1149. #define DDRCDR_NZ 0x3C000000
  1150. #define DDRCDR_NZ_MAXZ 0x00000000
  1151. #define DDRCDR_NZ_HIZ 0x02000000
  1152. #define DDRCDR_NZ_NOMZ 0x03000000
  1153. #define DDRCDR_NZ_LOZ 0x03800000
  1154. #define DDRCDR_NZ_MINZ 0x03C00000
  1155. #define DDRCDR_ODT 0x00080000
  1156. #define DDRCDR_DDR_CFG 0x00040000
  1157. #define DDRCDR_M_ODR 0x00000002
  1158. #define DDRCDR_Q_DRN 0x00000001
  1159. #ifndef __ASSEMBLY__
  1160. struct pci_region;
  1161. void mpc83xx_pci_init(int num_buses, struct pci_region **reg, int warmboot);
  1162. #endif
  1163. #endif /* __MPC83XX_H__ */