usb_ohci.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /*
  2. * URB OHCI HCD (Host Controller Driver) for USB.
  3. *
  4. * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
  5. * (C) Copyright 2000-2001 David Brownell <dbrownell@users.sourceforge.net>
  6. *
  7. * usb-ohci.h
  8. */
  9. /* functions for doing board or CPU specific setup/cleanup */
  10. extern int usb_board_init(void);
  11. extern int usb_board_stop(void);
  12. extern int usb_board_init_fail(void);
  13. extern int usb_cpu_init(void);
  14. extern int usb_cpu_stop(void);
  15. extern int usb_cpu_init_fail(void);
  16. static int cc_to_error[16] = {
  17. /* mapping of the OHCI CC status to error codes */
  18. /* No Error */ 0,
  19. /* CRC Error */ USB_ST_CRC_ERR,
  20. /* Bit Stuff */ USB_ST_BIT_ERR,
  21. /* Data Togg */ USB_ST_CRC_ERR,
  22. /* Stall */ USB_ST_STALLED,
  23. /* DevNotResp */ -1,
  24. /* PIDCheck */ USB_ST_BIT_ERR,
  25. /* UnExpPID */ USB_ST_BIT_ERR,
  26. /* DataOver */ USB_ST_BUF_ERR,
  27. /* DataUnder */ USB_ST_BUF_ERR,
  28. /* reservd */ -1,
  29. /* reservd */ -1,
  30. /* BufferOver */ USB_ST_BUF_ERR,
  31. /* BuffUnder */ USB_ST_BUF_ERR,
  32. /* Not Access */ -1,
  33. /* Not Access */ -1
  34. };
  35. /* ED States */
  36. #define ED_NEW 0x00
  37. #define ED_UNLINK 0x01
  38. #define ED_OPER 0x02
  39. #define ED_DEL 0x04
  40. #define ED_URB_DEL 0x08
  41. /* usb_ohci_ed */
  42. struct ed {
  43. __u32 hwINFO;
  44. __u32 hwTailP;
  45. __u32 hwHeadP;
  46. __u32 hwNextED;
  47. struct ed *ed_prev;
  48. __u8 int_period;
  49. __u8 int_branch;
  50. __u8 int_load;
  51. __u8 int_interval;
  52. __u8 state;
  53. __u8 type;
  54. __u16 last_iso;
  55. struct ed *ed_rm_list;
  56. struct usb_device *usb_dev;
  57. void *purb;
  58. __u32 unused[2];
  59. } __attribute((aligned(16)));
  60. typedef struct ed ed_t;
  61. /* TD info field */
  62. #define TD_CC 0xf0000000
  63. #define TD_CC_GET(td_p) ((td_p >>28) & 0x0f)
  64. #define TD_CC_SET(td_p, cc) (td_p) = ((td_p) & 0x0fffffff) | (((cc) & 0x0f) << 28)
  65. #define TD_EC 0x0C000000
  66. #define TD_T 0x03000000
  67. #define TD_T_DATA0 0x02000000
  68. #define TD_T_DATA1 0x03000000
  69. #define TD_T_TOGGLE 0x00000000
  70. #define TD_R 0x00040000
  71. #define TD_DI 0x00E00000
  72. #define TD_DI_SET(X) (((X) & 0x07)<< 21)
  73. #define TD_DP 0x00180000
  74. #define TD_DP_SETUP 0x00000000
  75. #define TD_DP_IN 0x00100000
  76. #define TD_DP_OUT 0x00080000
  77. #define TD_ISO 0x00010000
  78. #define TD_DEL 0x00020000
  79. /* CC Codes */
  80. #define TD_CC_NOERROR 0x00
  81. #define TD_CC_CRC 0x01
  82. #define TD_CC_BITSTUFFING 0x02
  83. #define TD_CC_DATATOGGLEM 0x03
  84. #define TD_CC_STALL 0x04
  85. #define TD_DEVNOTRESP 0x05
  86. #define TD_PIDCHECKFAIL 0x06
  87. #define TD_UNEXPECTEDPID 0x07
  88. #define TD_DATAOVERRUN 0x08
  89. #define TD_DATAUNDERRUN 0x09
  90. #define TD_BUFFEROVERRUN 0x0C
  91. #define TD_BUFFERUNDERRUN 0x0D
  92. #define TD_NOTACCESSED 0x0F
  93. #define MAXPSW 1
  94. struct td {
  95. __u32 hwINFO;
  96. __u32 hwCBP; /* Current Buffer Pointer */
  97. __u32 hwNextTD; /* Next TD Pointer */
  98. __u32 hwBE; /* Memory Buffer End Pointer */
  99. /* #ifndef CONFIG_MPC5200 /\* this seems wrong *\/ */
  100. __u16 hwPSW[MAXPSW];
  101. /* #endif */
  102. __u8 unused;
  103. __u8 index;
  104. struct ed *ed;
  105. struct td *next_dl_td;
  106. struct usb_device *usb_dev;
  107. int transfer_len;
  108. __u32 data;
  109. __u32 unused2[2];
  110. } __attribute((aligned(32)));
  111. typedef struct td td_t;
  112. #define OHCI_ED_SKIP (1 << 14)
  113. /*
  114. * The HCCA (Host Controller Communications Area) is a 256 byte
  115. * structure defined in the OHCI spec. that the host controller is
  116. * told the base address of. It must be 256-byte aligned.
  117. */
  118. #define NUM_INTS 32 /* part of the OHCI standard */
  119. struct ohci_hcca {
  120. __u32 int_table[NUM_INTS]; /* Interrupt ED table */
  121. #if defined(CONFIG_MPC5200)
  122. __u16 pad1; /* set to 0 on each frame_no change */
  123. __u16 frame_no; /* current frame number */
  124. #else
  125. __u16 frame_no; /* current frame number */
  126. __u16 pad1; /* set to 0 on each frame_no change */
  127. #endif
  128. __u32 done_head; /* info returned for an interrupt */
  129. u8 reserved_for_hc[116];
  130. } __attribute((aligned(256)));
  131. /*
  132. * Maximum number of root hub ports.
  133. */
  134. #ifndef CFG_USB_OHCI_MAX_ROOT_PORTS
  135. # error "CFG_USB_OHCI_MAX_ROOT_PORTS undefined!"
  136. #endif
  137. /*
  138. * This is the structure of the OHCI controller's memory mapped I/O
  139. * region. This is Memory Mapped I/O. You must use the readl() and
  140. * writel() macros defined in asm/io.h to access these!!
  141. */
  142. struct ohci_regs {
  143. /* control and status registers */
  144. __u32 revision;
  145. __u32 control;
  146. __u32 cmdstatus;
  147. __u32 intrstatus;
  148. __u32 intrenable;
  149. __u32 intrdisable;
  150. /* memory pointers */
  151. __u32 hcca;
  152. __u32 ed_periodcurrent;
  153. __u32 ed_controlhead;
  154. __u32 ed_controlcurrent;
  155. __u32 ed_bulkhead;
  156. __u32 ed_bulkcurrent;
  157. __u32 donehead;
  158. /* frame counters */
  159. __u32 fminterval;
  160. __u32 fmremaining;
  161. __u32 fmnumber;
  162. __u32 periodicstart;
  163. __u32 lsthresh;
  164. /* Root hub ports */
  165. struct ohci_roothub_regs {
  166. __u32 a;
  167. __u32 b;
  168. __u32 status;
  169. __u32 portstatus[CFG_USB_OHCI_MAX_ROOT_PORTS];
  170. } roothub;
  171. } __attribute((aligned(32)));
  172. /* OHCI CONTROL AND STATUS REGISTER MASKS */
  173. /*
  174. * HcControl (control) register masks
  175. */
  176. #define OHCI_CTRL_CBSR (3 << 0) /* control/bulk service ratio */
  177. #define OHCI_CTRL_PLE (1 << 2) /* periodic list enable */
  178. #define OHCI_CTRL_IE (1 << 3) /* isochronous enable */
  179. #define OHCI_CTRL_CLE (1 << 4) /* control list enable */
  180. #define OHCI_CTRL_BLE (1 << 5) /* bulk list enable */
  181. #define OHCI_CTRL_HCFS (3 << 6) /* host controller functional state */
  182. #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
  183. #define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
  184. #define OHCI_CTRL_RWE (1 << 10) /* remote wakeup enable */
  185. /* pre-shifted values for HCFS */
  186. # define OHCI_USB_RESET (0 << 6)
  187. # define OHCI_USB_RESUME (1 << 6)
  188. # define OHCI_USB_OPER (2 << 6)
  189. # define OHCI_USB_SUSPEND (3 << 6)
  190. /*
  191. * HcCommandStatus (cmdstatus) register masks
  192. */
  193. #define OHCI_HCR (1 << 0) /* host controller reset */
  194. #define OHCI_CLF (1 << 1) /* control list filled */
  195. #define OHCI_BLF (1 << 2) /* bulk list filled */
  196. #define OHCI_OCR (1 << 3) /* ownership change request */
  197. #define OHCI_SOC (3 << 16) /* scheduling overrun count */
  198. /*
  199. * masks used with interrupt registers:
  200. * HcInterruptStatus (intrstatus)
  201. * HcInterruptEnable (intrenable)
  202. * HcInterruptDisable (intrdisable)
  203. */
  204. #define OHCI_INTR_SO (1 << 0) /* scheduling overrun */
  205. #define OHCI_INTR_WDH (1 << 1) /* writeback of done_head */
  206. #define OHCI_INTR_SF (1 << 2) /* start frame */
  207. #define OHCI_INTR_RD (1 << 3) /* resume detect */
  208. #define OHCI_INTR_UE (1 << 4) /* unrecoverable error */
  209. #define OHCI_INTR_FNO (1 << 5) /* frame number overflow */
  210. #define OHCI_INTR_RHSC (1 << 6) /* root hub status change */
  211. #define OHCI_INTR_OC (1 << 30) /* ownership change */
  212. #define OHCI_INTR_MIE (1 << 31) /* master interrupt enable */
  213. /* Virtual Root HUB */
  214. struct virt_root_hub {
  215. int devnum; /* Address of Root Hub endpoint */
  216. void *dev; /* was urb */
  217. void *int_addr;
  218. int send;
  219. int interval;
  220. };
  221. /* USB HUB CONSTANTS (not OHCI-specific; see hub.h) */
  222. /* destination of request */
  223. #define RH_INTERFACE 0x01
  224. #define RH_ENDPOINT 0x02
  225. #define RH_OTHER 0x03
  226. #define RH_CLASS 0x20
  227. #define RH_VENDOR 0x40
  228. /* Requests: bRequest << 8 | bmRequestType */
  229. #define RH_GET_STATUS 0x0080
  230. #define RH_CLEAR_FEATURE 0x0100
  231. #define RH_SET_FEATURE 0x0300
  232. #define RH_SET_ADDRESS 0x0500
  233. #define RH_GET_DESCRIPTOR 0x0680
  234. #define RH_SET_DESCRIPTOR 0x0700
  235. #define RH_GET_CONFIGURATION 0x0880
  236. #define RH_SET_CONFIGURATION 0x0900
  237. #define RH_GET_STATE 0x0280
  238. #define RH_GET_INTERFACE 0x0A80
  239. #define RH_SET_INTERFACE 0x0B00
  240. #define RH_SYNC_FRAME 0x0C80
  241. /* Our Vendor Specific Request */
  242. #define RH_SET_EP 0x2000
  243. /* Hub port features */
  244. #define RH_PORT_CONNECTION 0x00
  245. #define RH_PORT_ENABLE 0x01
  246. #define RH_PORT_SUSPEND 0x02
  247. #define RH_PORT_OVER_CURRENT 0x03
  248. #define RH_PORT_RESET 0x04
  249. #define RH_PORT_POWER 0x08
  250. #define RH_PORT_LOW_SPEED 0x09
  251. #define RH_C_PORT_CONNECTION 0x10
  252. #define RH_C_PORT_ENABLE 0x11
  253. #define RH_C_PORT_SUSPEND 0x12
  254. #define RH_C_PORT_OVER_CURRENT 0x13
  255. #define RH_C_PORT_RESET 0x14
  256. /* Hub features */
  257. #define RH_C_HUB_LOCAL_POWER 0x00
  258. #define RH_C_HUB_OVER_CURRENT 0x01
  259. #define RH_DEVICE_REMOTE_WAKEUP 0x00
  260. #define RH_ENDPOINT_STALL 0x01
  261. #define RH_ACK 0x01
  262. #define RH_REQ_ERR -1
  263. #define RH_NACK 0x00
  264. /* OHCI ROOT HUB REGISTER MASKS */
  265. /* roothub.portstatus [i] bits */
  266. #define RH_PS_CCS 0x00000001 /* current connect status */
  267. #define RH_PS_PES 0x00000002 /* port enable status*/
  268. #define RH_PS_PSS 0x00000004 /* port suspend status */
  269. #define RH_PS_POCI 0x00000008 /* port over current indicator */
  270. #define RH_PS_PRS 0x00000010 /* port reset status */
  271. #define RH_PS_PPS 0x00000100 /* port power status */
  272. #define RH_PS_LSDA 0x00000200 /* low speed device attached */
  273. #define RH_PS_CSC 0x00010000 /* connect status change */
  274. #define RH_PS_PESC 0x00020000 /* port enable status change */
  275. #define RH_PS_PSSC 0x00040000 /* port suspend status change */
  276. #define RH_PS_OCIC 0x00080000 /* over current indicator change */
  277. #define RH_PS_PRSC 0x00100000 /* port reset status change */
  278. /* roothub.status bits */
  279. #define RH_HS_LPS 0x00000001 /* local power status */
  280. #define RH_HS_OCI 0x00000002 /* over current indicator */
  281. #define RH_HS_DRWE 0x00008000 /* device remote wakeup enable */
  282. #define RH_HS_LPSC 0x00010000 /* local power status change */
  283. #define RH_HS_OCIC 0x00020000 /* over current indicator change */
  284. #define RH_HS_CRWE 0x80000000 /* clear remote wakeup enable */
  285. /* roothub.b masks */
  286. #define RH_B_DR 0x0000ffff /* device removable flags */
  287. #define RH_B_PPCM 0xffff0000 /* port power control mask */
  288. /* roothub.a masks */
  289. #define RH_A_NDP (0xff << 0) /* number of downstream ports */
  290. #define RH_A_PSM (1 << 8) /* power switching mode */
  291. #define RH_A_NPS (1 << 9) /* no power switching */
  292. #define RH_A_DT (1 << 10) /* device type (mbz) */
  293. #define RH_A_OCPM (1 << 11) /* over current protection mode */
  294. #define RH_A_NOCP (1 << 12) /* no over current protection */
  295. #define RH_A_POTPGT (0xff << 24) /* power on to power good time */
  296. /* urb */
  297. #define N_URB_TD 48
  298. typedef struct
  299. {
  300. ed_t *ed;
  301. __u16 length; /* number of tds associated with this request */
  302. __u16 td_cnt; /* number of tds already serviced */
  303. struct usb_device *dev;
  304. int state;
  305. unsigned long pipe;
  306. void *transfer_buffer;
  307. int transfer_buffer_length;
  308. int interval;
  309. int actual_length;
  310. int finished;
  311. td_t *td[N_URB_TD]; /* list pointer to all corresponding TDs associated with this request */
  312. } urb_priv_t;
  313. #define URB_DEL 1
  314. /*
  315. * This is the full ohci controller description
  316. *
  317. * Note how the "proper" USB information is just
  318. * a subset of what the full implementation needs. (Linus)
  319. */
  320. typedef struct ohci {
  321. struct ohci_hcca *hcca; /* hcca */
  322. /*dma_addr_t hcca_dma;*/
  323. int irq;
  324. int disabled; /* e.g. got a UE, we're hung */
  325. int sleeping;
  326. unsigned long flags; /* for HC bugs */
  327. struct ohci_regs *regs; /* OHCI controller's memory */
  328. int ohci_int_load[32]; /* load of the 32 Interrupt Chains (for load balancing)*/
  329. ed_t *ed_rm_list[2]; /* lists of all endpoints to be removed */
  330. ed_t *ed_bulktail; /* last endpoint of bulk list */
  331. ed_t *ed_controltail; /* last endpoint of control list */
  332. int intrstatus;
  333. __u32 hc_control; /* copy of the hc control reg */
  334. struct usb_device *dev[32];
  335. struct virt_root_hub rh;
  336. const char *slot_name;
  337. } ohci_t;
  338. #define NUM_EDS 8 /* num of preallocated endpoint descriptors */
  339. struct ohci_device {
  340. ed_t ed[NUM_EDS];
  341. int ed_cnt;
  342. };
  343. /* hcd */
  344. /* endpoint */
  345. static int ep_link(ohci_t * ohci, ed_t * ed);
  346. static int ep_unlink(ohci_t * ohci, ed_t * ed);
  347. static ed_t * ep_add_ed(struct usb_device * usb_dev, unsigned long pipe,
  348. int interval, int load);
  349. /*-------------------------------------------------------------------------*/
  350. /* we need more TDs than EDs */
  351. #define NUM_TD 64
  352. /* +1 so we can align the storage */
  353. td_t gtd[NUM_TD+1];
  354. /* pointers to aligned storage */
  355. td_t *ptd;
  356. /* TDs ... */
  357. static inline struct td *
  358. td_alloc (struct usb_device *usb_dev)
  359. {
  360. int i;
  361. struct td *td;
  362. td = NULL;
  363. for (i = 0; i < NUM_TD; i++)
  364. {
  365. if (ptd[i].usb_dev == NULL)
  366. {
  367. td = &ptd[i];
  368. td->usb_dev = usb_dev;
  369. break;
  370. }
  371. }
  372. return td;
  373. }
  374. static inline void
  375. ed_free (struct ed *ed)
  376. {
  377. ed->usb_dev = NULL;
  378. }