pci_auto.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406
  1. /*
  2. * arch/ppc/kernel/pci_auto.c
  3. *
  4. * PCI autoconfiguration library
  5. *
  6. * Author: Matt Porter <mporter@mvista.com>
  7. *
  8. * Copyright 2000 MontaVista Software Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <common.h>
  16. #ifdef CONFIG_PCI
  17. #include <pci.h>
  18. #undef DEBUG
  19. #ifdef DEBUG
  20. #define DEBUGF(x...) printf(x)
  21. #else
  22. #define DEBUGF(x...)
  23. #endif /* DEBUG */
  24. #define PCIAUTO_IDE_MODE_MASK 0x05
  25. /*
  26. *
  27. */
  28. void pciauto_region_init(struct pci_region* res)
  29. {
  30. /*
  31. * Avoid allocating PCI resources from address 0 -- this is illegal
  32. * according to PCI 2.1 and moreover, this is known to cause Linux IDE
  33. * drivers to fail. Use a reasonable starting value of 0x1000 instead.
  34. */
  35. res->bus_lower = res->bus_start ? res->bus_start : 0x1000;
  36. }
  37. void pciauto_region_align(struct pci_region *res, unsigned long size)
  38. {
  39. res->bus_lower = ((res->bus_lower - 1) | (size - 1)) + 1;
  40. }
  41. int pciauto_region_allocate(struct pci_region* res, unsigned int size, unsigned int *bar)
  42. {
  43. unsigned long addr;
  44. if (!res) {
  45. DEBUGF("No resource");
  46. goto error;
  47. }
  48. addr = ((res->bus_lower - 1) | (size - 1)) + 1;
  49. if (addr - res->bus_start + size > res->size) {
  50. DEBUGF("No room in resource");
  51. goto error;
  52. }
  53. res->bus_lower = addr + size;
  54. DEBUGF("address=0x%lx bus_lower=%x", addr, res->bus_lower);
  55. *bar = addr;
  56. return 0;
  57. error:
  58. *bar = 0xffffffff;
  59. return -1;
  60. }
  61. /*
  62. *
  63. */
  64. void pciauto_setup_device(struct pci_controller *hose,
  65. pci_dev_t dev, int bars_num,
  66. struct pci_region *mem,
  67. struct pci_region *prefetch,
  68. struct pci_region *io)
  69. {
  70. unsigned int bar_value, bar_response, bar_size;
  71. unsigned int cmdstat = 0;
  72. struct pci_region *bar_res;
  73. int bar, bar_nr = 0;
  74. int found_mem64 = 0;
  75. pci_hose_read_config_dword(hose, dev, PCI_COMMAND, &cmdstat);
  76. cmdstat = (cmdstat & ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) | PCI_COMMAND_MASTER;
  77. for (bar = PCI_BASE_ADDRESS_0; bar <= PCI_BASE_ADDRESS_0 + (bars_num*4); bar += 4) {
  78. /* Tickle the BAR and get the response */
  79. pci_hose_write_config_dword(hose, dev, bar, 0xffffffff);
  80. pci_hose_read_config_dword(hose, dev, bar, &bar_response);
  81. /* If BAR is not implemented go to the next BAR */
  82. if (!bar_response)
  83. continue;
  84. found_mem64 = 0;
  85. /* Check the BAR type and set our address mask */
  86. if (bar_response & PCI_BASE_ADDRESS_SPACE) {
  87. bar_size = ((~(bar_response & PCI_BASE_ADDRESS_IO_MASK))
  88. & 0xffff) + 1;
  89. bar_res = io;
  90. DEBUGF("PCI Autoconfig: BAR %d, I/O, size=0x%x, ", bar_nr, bar_size);
  91. } else {
  92. if ( (bar_response & PCI_BASE_ADDRESS_MEM_TYPE_MASK) ==
  93. PCI_BASE_ADDRESS_MEM_TYPE_64)
  94. found_mem64 = 1;
  95. bar_size = ~(bar_response & PCI_BASE_ADDRESS_MEM_MASK) + 1;
  96. if (prefetch && (bar_response & PCI_BASE_ADDRESS_MEM_PREFETCH))
  97. bar_res = prefetch;
  98. else
  99. bar_res = mem;
  100. DEBUGF("PCI Autoconfig: BAR %d, Mem, size=0x%x, ", bar_nr, bar_size);
  101. }
  102. if (pciauto_region_allocate(bar_res, bar_size, &bar_value) == 0) {
  103. /* Write it out and update our limit */
  104. pci_hose_write_config_dword(hose, dev, bar, bar_value);
  105. /*
  106. * If we are a 64-bit decoder then increment to the
  107. * upper 32 bits of the bar and force it to locate
  108. * in the lower 4GB of memory.
  109. */
  110. if (found_mem64) {
  111. bar += 4;
  112. pci_hose_write_config_dword(hose, dev, bar, 0x00000000);
  113. }
  114. cmdstat |= (bar_response & PCI_BASE_ADDRESS_SPACE) ?
  115. PCI_COMMAND_IO : PCI_COMMAND_MEMORY;
  116. }
  117. DEBUGF("\n");
  118. bar_nr++;
  119. }
  120. pci_hose_write_config_dword(hose, dev, PCI_COMMAND, cmdstat);
  121. pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
  122. pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
  123. }
  124. void pciauto_prescan_setup_bridge(struct pci_controller *hose,
  125. pci_dev_t dev, int sub_bus)
  126. {
  127. struct pci_region *pci_mem = hose->pci_mem;
  128. struct pci_region *pci_prefetch = hose->pci_prefetch;
  129. struct pci_region *pci_io = hose->pci_io;
  130. unsigned int cmdstat;
  131. pci_hose_read_config_dword(hose, dev, PCI_COMMAND, &cmdstat);
  132. /* Configure bus number registers */
  133. pci_hose_write_config_byte(hose, dev, PCI_PRIMARY_BUS,
  134. PCI_BUS(dev) - hose->first_busno);
  135. pci_hose_write_config_byte(hose, dev, PCI_SECONDARY_BUS,
  136. sub_bus - hose->first_busno);
  137. pci_hose_write_config_byte(hose, dev, PCI_SUBORDINATE_BUS, 0xff);
  138. if (pci_mem) {
  139. /* Round memory allocator to 1MB boundary */
  140. pciauto_region_align(pci_mem, 0x100000);
  141. /* Set up memory and I/O filter limits, assume 32-bit I/O space */
  142. pci_hose_write_config_word(hose, dev, PCI_MEMORY_BASE,
  143. (pci_mem->bus_lower & 0xfff00000) >> 16);
  144. cmdstat |= PCI_COMMAND_MEMORY;
  145. }
  146. if (pci_prefetch) {
  147. /* Round memory allocator to 1MB boundary */
  148. pciauto_region_align(pci_prefetch, 0x100000);
  149. /* Set up memory and I/O filter limits, assume 32-bit I/O space */
  150. pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_BASE,
  151. (pci_prefetch->bus_lower & 0xfff00000) >> 16);
  152. cmdstat |= PCI_COMMAND_MEMORY;
  153. } else {
  154. /* We don't support prefetchable memory for now, so disable */
  155. pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_BASE, 0x1000);
  156. pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_LIMIT, 0x0);
  157. }
  158. if (pci_io) {
  159. /* Round I/O allocator to 4KB boundary */
  160. pciauto_region_align(pci_io, 0x1000);
  161. pci_hose_write_config_byte(hose, dev, PCI_IO_BASE,
  162. (pci_io->bus_lower & 0x0000f000) >> 8);
  163. pci_hose_write_config_word(hose, dev, PCI_IO_BASE_UPPER16,
  164. (pci_io->bus_lower & 0xffff0000) >> 16);
  165. cmdstat |= PCI_COMMAND_IO;
  166. }
  167. /* Enable memory and I/O accesses, enable bus master */
  168. pci_hose_write_config_dword(hose, dev, PCI_COMMAND, cmdstat | PCI_COMMAND_MASTER);
  169. }
  170. void pciauto_postscan_setup_bridge(struct pci_controller *hose,
  171. pci_dev_t dev, int sub_bus)
  172. {
  173. struct pci_region *pci_mem = hose->pci_mem;
  174. struct pci_region *pci_prefetch = hose->pci_prefetch;
  175. struct pci_region *pci_io = hose->pci_io;
  176. /* Configure bus number registers */
  177. pci_hose_write_config_byte(hose, dev, PCI_SUBORDINATE_BUS,
  178. sub_bus - hose->first_busno);
  179. if (pci_mem) {
  180. /* Round memory allocator to 1MB boundary */
  181. pciauto_region_align(pci_mem, 0x100000);
  182. pci_hose_write_config_word(hose, dev, PCI_MEMORY_LIMIT,
  183. (pci_mem->bus_lower-1) >> 16);
  184. }
  185. if (pci_prefetch) {
  186. /* Round memory allocator to 1MB boundary */
  187. pciauto_region_align(pci_prefetch, 0x100000);
  188. pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_LIMIT,
  189. (pci_prefetch->bus_lower-1) >> 16);
  190. }
  191. if (pci_io) {
  192. /* Round I/O allocator to 4KB boundary */
  193. pciauto_region_align(pci_io, 0x1000);
  194. pci_hose_write_config_byte(hose, dev, PCI_IO_LIMIT,
  195. ((pci_io->bus_lower-1) & 0x0000f000) >> 8);
  196. pci_hose_write_config_word(hose, dev, PCI_IO_LIMIT_UPPER16,
  197. ((pci_io->bus_lower-1) & 0xffff0000) >> 16);
  198. }
  199. }
  200. /*
  201. *
  202. */
  203. void pciauto_config_init(struct pci_controller *hose)
  204. {
  205. int i;
  206. hose->pci_io = hose->pci_mem = NULL;
  207. for (i=0; i<hose->region_count; i++) {
  208. switch(hose->regions[i].flags) {
  209. case PCI_REGION_IO:
  210. if (!hose->pci_io ||
  211. hose->pci_io->size < hose->regions[i].size)
  212. hose->pci_io = hose->regions + i;
  213. break;
  214. case PCI_REGION_MEM:
  215. if (!hose->pci_mem ||
  216. hose->pci_mem->size < hose->regions[i].size)
  217. hose->pci_mem = hose->regions + i;
  218. break;
  219. case (PCI_REGION_MEM | PCI_REGION_PREFETCH):
  220. if (!hose->pci_prefetch ||
  221. hose->pci_prefetch->size < hose->regions[i].size)
  222. hose->pci_prefetch = hose->regions + i;
  223. break;
  224. }
  225. }
  226. if (hose->pci_mem) {
  227. pciauto_region_init(hose->pci_mem);
  228. DEBUGF("PCI Autoconfig: Bus Memory region: [%lx-%lx],\n"
  229. "\t\tPhysical Memory [%x-%x]\n",
  230. hose->pci_mem->bus_start,
  231. hose->pci_mem->bus_start + hose->pci_mem->size - 1,
  232. hose->pci_mem->phys_start,
  233. hose->pci_mem->phys_start + hose->pci_mem->size - 1);
  234. }
  235. if (hose->pci_prefetch) {
  236. pciauto_region_init(hose->pci_prefetch);
  237. DEBUGF("PCI Autoconfig: Bus Prefetchable Mem: [%lx-%lx],\n"
  238. "\t\tPhysical Memory [%x-%x]\n",
  239. hose->pci_prefetch->bus_start,
  240. hose->pci_prefetch->bus_start + hose->pci_prefetch->size - 1,
  241. hose->pci_prefetch->phys_start,
  242. hose->pci_prefetch->phys_start +
  243. hose->pci_prefetch->size - 1);
  244. }
  245. if (hose->pci_io) {
  246. pciauto_region_init(hose->pci_io);
  247. DEBUGF("PCI Autoconfig: Bus I/O region: [%lx-%lx],\n"
  248. "\t\tPhysical Memory: [%x-%x]\n",
  249. hose->pci_io->bus_start,
  250. hose->pci_io->bus_start + hose->pci_io->size - 1,
  251. hose->pci_io->phys_start,
  252. hose->pci_io->phys_start + hose->pci_io->size - 1);
  253. }
  254. }
  255. /* HJF: Changed this to return int. I think this is required
  256. * to get the correct result when scanning bridges
  257. */
  258. int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev)
  259. {
  260. unsigned int sub_bus = PCI_BUS(dev);
  261. unsigned short class;
  262. unsigned char prg_iface;
  263. int n;
  264. pci_hose_read_config_word(hose, dev, PCI_CLASS_DEVICE, &class);
  265. switch(class) {
  266. case PCI_CLASS_PROCESSOR_POWERPC: /* an agent or end-point */
  267. DEBUGF("PCI AutoConfig: Found PowerPC device\n");
  268. pciauto_setup_device(hose, dev, 6, hose->pci_mem,
  269. hose->pci_prefetch, hose->pci_io);
  270. break;
  271. case PCI_CLASS_BRIDGE_PCI:
  272. hose->current_busno++;
  273. pciauto_setup_device(hose, dev, 2, hose->pci_mem, hose->pci_prefetch, hose->pci_io);
  274. DEBUGF("PCI Autoconfig: Found P2P bridge, device %d\n", PCI_DEV(dev));
  275. /* Passing in current_busno allows for sibling P2P bridges */
  276. pciauto_prescan_setup_bridge(hose, dev, hose->current_busno);
  277. /*
  278. * need to figure out if this is a subordinate bridge on the bus
  279. * to be able to properly set the pri/sec/sub bridge registers.
  280. */
  281. n = pci_hose_scan_bus(hose, hose->current_busno);
  282. /* figure out the deepest we've gone for this leg */
  283. sub_bus = max(n, sub_bus);
  284. pciauto_postscan_setup_bridge(hose, dev, sub_bus);
  285. sub_bus = hose->current_busno;
  286. break;
  287. case PCI_CLASS_STORAGE_IDE:
  288. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &prg_iface);
  289. if (!(prg_iface & PCIAUTO_IDE_MODE_MASK)) {
  290. DEBUGF("PCI Autoconfig: Skipping legacy mode IDE controller\n");
  291. return sub_bus;
  292. }
  293. pciauto_setup_device(hose, dev, 6, hose->pci_mem, hose->pci_prefetch, hose->pci_io);
  294. break;
  295. case PCI_CLASS_BRIDGE_CARDBUS:
  296. /* just do a minimal setup of the bridge, let the OS take care of the rest */
  297. pciauto_setup_device(hose, dev, 0, hose->pci_mem, hose->pci_prefetch, hose->pci_io);
  298. DEBUGF("PCI Autoconfig: Found P2CardBus bridge, device %d\n", PCI_DEV(dev));
  299. hose->current_busno++;
  300. break;
  301. #ifdef CONFIG_MPC5200
  302. case PCI_CLASS_BRIDGE_OTHER:
  303. DEBUGF("PCI Autoconfig: Skipping bridge device %d\n",
  304. PCI_DEV(dev));
  305. break;
  306. #endif
  307. #ifdef CONFIG_MPC834X
  308. case PCI_CLASS_BRIDGE_OTHER:
  309. /*
  310. * The host/PCI bridge 1 seems broken in 8349 - it presents
  311. * itself as 'PCI_CLASS_BRIDGE_OTHER' and appears as an _agent_
  312. * device claiming resources io/mem/irq.. we only allow for
  313. * the PIMMR window to be allocated (BAR0 - 1MB size)
  314. */
  315. DEBUGF("PCI Autoconfig: Broken bridge found, only minimal config\n");
  316. pciauto_setup_device(hose, dev, 0, hose->pci_mem, hose->pci_prefetch, hose->pci_io);
  317. break;
  318. #endif
  319. default:
  320. pciauto_setup_device(hose, dev, 6, hose->pci_mem, hose->pci_prefetch, hose->pci_io);
  321. break;
  322. }
  323. return sub_bus;
  324. }
  325. #endif /* CONFIG_PCI */