interrupts.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Alex Zuepke <azu@sysgo.de>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <SA-1100.h>
  30. #include <asm/proc-armv/ptrace.h>
  31. #ifdef CONFIG_USE_IRQ
  32. /* enable IRQ/FIQ interrupts */
  33. void enable_interrupts (void)
  34. {
  35. unsigned long temp;
  36. __asm__ __volatile__ ("mrs %0, cpsr\n"
  37. "bic %0, %0, #0x80\n"
  38. "msr cpsr_c, %0"
  39. : "=r" (temp)
  40. :
  41. : "memory");
  42. }
  43. /*
  44. * disable IRQ/FIQ interrupts
  45. * returns true if interrupts had been enabled before we disabled them
  46. */
  47. int disable_interrupts (void)
  48. {
  49. unsigned long old, temp;
  50. __asm__ __volatile__ ("mrs %0, cpsr\n"
  51. "orr %1, %0, #0x80\n"
  52. "msr cpsr_c, %1"
  53. : "=r" (old), "=r" (temp)
  54. :
  55. : "memory");
  56. return (old & 0x80) == 0;
  57. }
  58. #else
  59. void enable_interrupts (void)
  60. {
  61. return;
  62. }
  63. int disable_interrupts (void)
  64. {
  65. return 0;
  66. }
  67. #endif
  68. void bad_mode (void)
  69. {
  70. panic ("Resetting CPU ...\n");
  71. reset_cpu (0);
  72. }
  73. void show_regs (struct pt_regs *regs)
  74. {
  75. unsigned long flags;
  76. const char *processor_modes[] = {
  77. "USER_26", "FIQ_26", "IRQ_26", "SVC_26",
  78. "UK4_26", "UK5_26", "UK6_26", "UK7_26",
  79. "UK8_26", "UK9_26", "UK10_26", "UK11_26",
  80. "UK12_26", "UK13_26", "UK14_26", "UK15_26",
  81. "USER_32", "FIQ_32", "IRQ_32", "SVC_32",
  82. "UK4_32", "UK5_32", "UK6_32", "ABT_32",
  83. "UK8_32", "UK9_32", "UK10_32", "UND_32",
  84. "UK12_32", "UK13_32", "UK14_32", "SYS_32"
  85. };
  86. flags = condition_codes (regs);
  87. printf ("pc : [<%08lx>] lr : [<%08lx>]\n"
  88. "sp : %08lx ip : %08lx fp : %08lx\n",
  89. instruction_pointer (regs),
  90. regs->ARM_lr, regs->ARM_sp, regs->ARM_ip, regs->ARM_fp);
  91. printf ("r10: %08lx r9 : %08lx r8 : %08lx\n",
  92. regs->ARM_r10, regs->ARM_r9, regs->ARM_r8);
  93. printf ("r7 : %08lx r6 : %08lx r5 : %08lx r4 : %08lx\n",
  94. regs->ARM_r7, regs->ARM_r6, regs->ARM_r5, regs->ARM_r4);
  95. printf ("r3 : %08lx r2 : %08lx r1 : %08lx r0 : %08lx\n",
  96. regs->ARM_r3, regs->ARM_r2, regs->ARM_r1, regs->ARM_r0);
  97. printf ("Flags: %c%c%c%c",
  98. flags & CC_N_BIT ? 'N' : 'n',
  99. flags & CC_Z_BIT ? 'Z' : 'z',
  100. flags & CC_C_BIT ? 'C' : 'c', flags & CC_V_BIT ? 'V' : 'v');
  101. printf (" IRQs %s FIQs %s Mode %s%s\n",
  102. interrupts_enabled (regs) ? "on" : "off",
  103. fast_interrupts_enabled (regs) ? "on" : "off",
  104. processor_modes[processor_mode (regs)],
  105. thumb_mode (regs) ? " (T)" : "");
  106. }
  107. void do_undefined_instruction (struct pt_regs *pt_regs)
  108. {
  109. printf ("undefined instruction\n");
  110. show_regs (pt_regs);
  111. bad_mode ();
  112. }
  113. void do_software_interrupt (struct pt_regs *pt_regs)
  114. {
  115. printf ("software interrupt\n");
  116. show_regs (pt_regs);
  117. bad_mode ();
  118. }
  119. void do_prefetch_abort (struct pt_regs *pt_regs)
  120. {
  121. printf ("prefetch abort\n");
  122. show_regs (pt_regs);
  123. bad_mode ();
  124. }
  125. void do_data_abort (struct pt_regs *pt_regs)
  126. {
  127. printf ("data abort\n");
  128. show_regs (pt_regs);
  129. bad_mode ();
  130. }
  131. void do_not_used (struct pt_regs *pt_regs)
  132. {
  133. printf ("not used\n");
  134. show_regs (pt_regs);
  135. bad_mode ();
  136. }
  137. void do_fiq (struct pt_regs *pt_regs)
  138. {
  139. printf ("fast interrupt request\n");
  140. show_regs (pt_regs);
  141. bad_mode ();
  142. }
  143. void do_irq (struct pt_regs *pt_regs)
  144. {
  145. printf ("interrupt request\n");
  146. show_regs (pt_regs);
  147. bad_mode ();
  148. }
  149. int interrupt_init (void)
  150. {
  151. /* nothing happens here - we don't setup any IRQs */
  152. return (0);
  153. }
  154. void reset_timer (void)
  155. {
  156. reset_timer_masked ();
  157. }
  158. ulong get_timer (ulong base)
  159. {
  160. return get_timer_masked ();
  161. }
  162. void set_timer (ulong t)
  163. {
  164. /* nop */
  165. }
  166. void udelay (unsigned long usec)
  167. {
  168. udelay_masked (usec);
  169. }
  170. void reset_timer_masked (void)
  171. {
  172. OSCR = 0;
  173. }
  174. ulong get_timer_masked (void)
  175. {
  176. return OSCR;
  177. }
  178. void udelay_masked (unsigned long usec)
  179. {
  180. ulong tmo;
  181. ulong endtime;
  182. signed long diff;
  183. if (usec >= 1000) {
  184. tmo = usec / 1000;
  185. tmo *= CFG_HZ;
  186. tmo /= 1000;
  187. } else {
  188. tmo = usec * CFG_HZ;
  189. tmo /= (1000*1000);
  190. }
  191. endtime = get_timer_masked () + tmo;
  192. do {
  193. ulong now = get_timer_masked ();
  194. diff = endtime - now;
  195. } while (diff >= 0);
  196. }
  197. /*
  198. * This function is derived from PowerPC code (read timebase as long long).
  199. * On ARM it just returns the timer value.
  200. */
  201. unsigned long long get_ticks(void)
  202. {
  203. return get_timer(0);
  204. }
  205. /*
  206. * This function is derived from PowerPC code (timebase clock frequency).
  207. * On ARM it returns the number of timer ticks per second.
  208. */
  209. ulong get_tbclk (void)
  210. {
  211. ulong tbclk;
  212. tbclk = CFG_HZ;
  213. return tbclk;
  214. }