start.S 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /* U-Boot - Startup Code for PowerPC based Embedded Boards
  25. *
  26. *
  27. * The processor starts at 0x00000100 and the code is executed
  28. * from flash. The code is organized to be at an other address
  29. * in memory, but as long we don't jump around before relocating,
  30. * board_init lies at a quite high address and when the cpu has
  31. * jumped there, everything is ok.
  32. * This works because the cpu gives the FLASH (CS0) the whole
  33. * address space at startup, and board_init lies as a echo of
  34. * the flash somewhere up there in the memory map.
  35. *
  36. * board_init will change CS0 to be positioned at the correct
  37. * address and (s)dram will be positioned at address 0
  38. */
  39. #include <config.h>
  40. #include <mpc8xx.h>
  41. #include <version.h>
  42. #define CONFIG_8xx 1 /* needed for Linux kernel header files */
  43. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  44. #include <ppc_asm.tmpl>
  45. #include <ppc_defs.h>
  46. #include <asm/cache.h>
  47. #include <asm/mmu.h>
  48. #ifndef CONFIG_IDENT_STRING
  49. #define CONFIG_IDENT_STRING ""
  50. #endif
  51. /* We don't want the MMU yet.
  52. */
  53. #undef MSR_KERNEL
  54. #define MSR_KERNEL ( MSR_ME | MSR_RI ) /* Machine Check and Recoverable Interr. */
  55. /*
  56. * Set up GOT: Global Offset Table
  57. *
  58. * Use r14 to access the GOT
  59. */
  60. START_GOT
  61. GOT_ENTRY(_GOT2_TABLE_)
  62. GOT_ENTRY(_FIXUP_TABLE_)
  63. GOT_ENTRY(_start)
  64. GOT_ENTRY(_start_of_vectors)
  65. GOT_ENTRY(_end_of_vectors)
  66. GOT_ENTRY(transfer_to_handler)
  67. GOT_ENTRY(__init_end)
  68. GOT_ENTRY(_end)
  69. GOT_ENTRY(__bss_start)
  70. END_GOT
  71. /*
  72. * r3 - 1st arg to board_init(): IMMP pointer
  73. * r4 - 2nd arg to board_init(): boot flag
  74. */
  75. .text
  76. .long 0x27051956 /* U-Boot Magic Number */
  77. .globl version_string
  78. version_string:
  79. .ascii U_BOOT_VERSION
  80. .ascii " (", __DATE__, " - ", __TIME__, ")"
  81. .ascii CONFIG_IDENT_STRING, "\0"
  82. . = EXC_OFF_SYS_RESET
  83. .globl _start
  84. _start:
  85. lis r3, CFG_IMMR@h /* position IMMR */
  86. mtspr 638, r3
  87. li r21, BOOTFLAG_COLD /* Normal Power-On: Boot from FLASH */
  88. b boot_cold
  89. . = EXC_OFF_SYS_RESET + 0x10
  90. .globl _start_warm
  91. _start_warm:
  92. li r21, BOOTFLAG_WARM /* Software reboot */
  93. b boot_warm
  94. boot_cold:
  95. boot_warm:
  96. /* Initialize machine status; enable machine check interrupt */
  97. /*----------------------------------------------------------------------*/
  98. li r3, MSR_KERNEL /* Set ME, RI flags */
  99. mtmsr r3
  100. mtspr SRR1, r3 /* Make SRR1 match MSR */
  101. mfspr r3, ICR /* clear Interrupt Cause Register */
  102. /* Initialize debug port registers */
  103. /*----------------------------------------------------------------------*/
  104. xor r0, r0, r0 /* Clear R0 */
  105. mtspr LCTRL1, r0 /* Initialize debug port regs */
  106. mtspr LCTRL2, r0
  107. mtspr COUNTA, r0
  108. mtspr COUNTB, r0
  109. /* Reset the caches */
  110. /*----------------------------------------------------------------------*/
  111. mfspr r3, IC_CST /* Clear error bits */
  112. mfspr r3, DC_CST
  113. lis r3, IDC_UNALL@h /* Unlock all */
  114. mtspr IC_CST, r3
  115. mtspr DC_CST, r3
  116. lis r3, IDC_INVALL@h /* Invalidate all */
  117. mtspr IC_CST, r3
  118. mtspr DC_CST, r3
  119. lis r3, IDC_DISABLE@h /* Disable data cache */
  120. mtspr DC_CST, r3
  121. #if !(defined(CONFIG_IP860) || defined(CONFIG_PCU_E) || defined (CONFIG_FLAGADM))
  122. /* On IP860 and PCU E,
  123. * we cannot enable IC yet
  124. */
  125. lis r3, IDC_ENABLE@h /* Enable instruction cache */
  126. #endif
  127. mtspr IC_CST, r3
  128. /* invalidate all tlb's */
  129. /*----------------------------------------------------------------------*/
  130. tlbia
  131. isync
  132. /*
  133. * Calculate absolute address in FLASH and jump there
  134. *----------------------------------------------------------------------*/
  135. lis r3, CFG_MONITOR_BASE@h
  136. ori r3, r3, CFG_MONITOR_BASE@l
  137. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  138. mtlr r3
  139. blr
  140. in_flash:
  141. /* initialize some SPRs that are hard to access from C */
  142. /*----------------------------------------------------------------------*/
  143. lis r3, CFG_IMMR@h /* pass IMMR as arg1 to C routine */
  144. ori r1, r3, CFG_INIT_SP_OFFSET /* set up the stack in internal DPRAM */
  145. /* Note: R0 is still 0 here */
  146. stwu r0, -4(r1) /* clear final stack frame so that */
  147. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  148. /*
  149. * Disable serialized ifetch and show cycles
  150. * (i.e. set processor to normal mode).
  151. * This is also a silicon bug workaround, see errata
  152. */
  153. li r2, 0x0007
  154. mtspr ICTRL, r2
  155. /* Set up debug mode entry */
  156. lis r2, CFG_DER@h
  157. ori r2, r2, CFG_DER@l
  158. mtspr DER, r2
  159. /* let the C-code set up the rest */
  160. /* */
  161. /* Be careful to keep code relocatable ! */
  162. /*----------------------------------------------------------------------*/
  163. GET_GOT /* initialize GOT access */
  164. /* r3: IMMR */
  165. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  166. mr r3, r21
  167. /* r3: BOOTFLAG */
  168. bl board_init_f /* run 1st part of board init code (from Flash) */
  169. .globl _start_of_vectors
  170. _start_of_vectors:
  171. /* Machine check */
  172. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  173. /* Data Storage exception. "Never" generated on the 860. */
  174. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  175. /* Instruction Storage exception. "Never" generated on the 860. */
  176. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  177. /* External Interrupt exception. */
  178. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  179. /* Alignment exception. */
  180. . = 0x600
  181. Alignment:
  182. EXCEPTION_PROLOG(SRR0, SRR1)
  183. mfspr r4,DAR
  184. stw r4,_DAR(r21)
  185. mfspr r5,DSISR
  186. stw r5,_DSISR(r21)
  187. addi r3,r1,STACK_FRAME_OVERHEAD
  188. li r20,MSR_KERNEL
  189. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  190. lwz r6,GOT(transfer_to_handler)
  191. mtlr r6
  192. blrl
  193. .L_Alignment:
  194. .long AlignmentException - _start + EXC_OFF_SYS_RESET
  195. .long int_return - _start + EXC_OFF_SYS_RESET
  196. /* Program check exception */
  197. . = 0x700
  198. ProgramCheck:
  199. EXCEPTION_PROLOG(SRR0, SRR1)
  200. addi r3,r1,STACK_FRAME_OVERHEAD
  201. li r20,MSR_KERNEL
  202. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  203. lwz r6,GOT(transfer_to_handler)
  204. mtlr r6
  205. blrl
  206. .L_ProgramCheck:
  207. .long ProgramCheckException - _start + EXC_OFF_SYS_RESET
  208. .long int_return - _start + EXC_OFF_SYS_RESET
  209. /* No FPU on MPC8xx. This exception is not supposed to happen.
  210. */
  211. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  212. /* I guess we could implement decrementer, and may have
  213. * to someday for timekeeping.
  214. */
  215. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  216. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  217. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  218. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  219. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  220. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  221. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  222. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  223. * for all unimplemented and illegal instructions.
  224. */
  225. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  226. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  227. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  228. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  229. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  230. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  231. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  232. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  233. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  234. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  235. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  236. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  237. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  238. STD_EXCEPTION(0x1d00, InstructionBreakpoint, DebugException)
  239. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  240. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  241. .globl _end_of_vectors
  242. _end_of_vectors:
  243. . = 0x2000
  244. /*
  245. * This code finishes saving the registers to the exception frame
  246. * and jumps to the appropriate handler for the exception.
  247. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  248. */
  249. .globl transfer_to_handler
  250. transfer_to_handler:
  251. stw r22,_NIP(r21)
  252. lis r22,MSR_POW@h
  253. andc r23,r23,r22
  254. stw r23,_MSR(r21)
  255. SAVE_GPR(7, r21)
  256. SAVE_4GPRS(8, r21)
  257. SAVE_8GPRS(12, r21)
  258. SAVE_8GPRS(24, r21)
  259. mflr r23
  260. andi. r24,r23,0x3f00 /* get vector offset */
  261. stw r24,TRAP(r21)
  262. li r22,0
  263. stw r22,RESULT(r21)
  264. mtspr SPRG2,r22 /* r1 is now kernel sp */
  265. lwz r24,0(r23) /* virtual address of handler */
  266. lwz r23,4(r23) /* where to go when done */
  267. mtspr SRR0,r24
  268. mtspr SRR1,r20
  269. mtlr r23
  270. SYNC
  271. rfi /* jump to handler, enable MMU */
  272. int_return:
  273. mfmsr r28 /* Disable interrupts */
  274. li r4,0
  275. ori r4,r4,MSR_EE
  276. andc r28,r28,r4
  277. SYNC /* Some chip revs need this... */
  278. mtmsr r28
  279. SYNC
  280. lwz r2,_CTR(r1)
  281. lwz r0,_LINK(r1)
  282. mtctr r2
  283. mtlr r0
  284. lwz r2,_XER(r1)
  285. lwz r0,_CCR(r1)
  286. mtspr XER,r2
  287. mtcrf 0xFF,r0
  288. REST_10GPRS(3, r1)
  289. REST_10GPRS(13, r1)
  290. REST_8GPRS(23, r1)
  291. REST_GPR(31, r1)
  292. lwz r2,_NIP(r1) /* Restore environment */
  293. lwz r0,_MSR(r1)
  294. mtspr SRR0,r2
  295. mtspr SRR1,r0
  296. lwz r0,GPR0(r1)
  297. lwz r2,GPR2(r1)
  298. lwz r1,GPR1(r1)
  299. SYNC
  300. rfi
  301. /* Cache functions.
  302. */
  303. .globl icache_enable
  304. icache_enable:
  305. SYNC
  306. lis r3, IDC_INVALL@h
  307. mtspr IC_CST, r3
  308. lis r3, IDC_ENABLE@h
  309. mtspr IC_CST, r3
  310. blr
  311. .globl icache_disable
  312. icache_disable:
  313. SYNC
  314. lis r3, IDC_DISABLE@h
  315. mtspr IC_CST, r3
  316. blr
  317. .globl icache_status
  318. icache_status:
  319. mfspr r3, IC_CST
  320. srwi r3, r3, 31 /* >>31 => select bit 0 */
  321. blr
  322. .globl dcache_enable
  323. dcache_enable:
  324. #if 0
  325. SYNC
  326. #endif
  327. #if 1
  328. lis r3, 0x0400 /* Set cache mode with MMU off */
  329. mtspr MD_CTR, r3
  330. #endif
  331. lis r3, IDC_INVALL@h
  332. mtspr DC_CST, r3
  333. #if 0
  334. lis r3, DC_SFWT@h
  335. mtspr DC_CST, r3
  336. #endif
  337. lis r3, IDC_ENABLE@h
  338. mtspr DC_CST, r3
  339. blr
  340. .globl dcache_disable
  341. dcache_disable:
  342. SYNC
  343. lis r3, IDC_DISABLE@h
  344. mtspr DC_CST, r3
  345. lis r3, IDC_INVALL@h
  346. mtspr DC_CST, r3
  347. blr
  348. .globl dcache_status
  349. dcache_status:
  350. mfspr r3, DC_CST
  351. srwi r3, r3, 31 /* >>31 => select bit 0 */
  352. blr
  353. .globl dc_read
  354. dc_read:
  355. mtspr DC_ADR, r3
  356. mfspr r3, DC_DAT
  357. blr
  358. /*
  359. * unsigned int get_immr (unsigned int mask)
  360. *
  361. * return (mask ? (IMMR & mask) : IMMR);
  362. */
  363. .globl get_immr
  364. get_immr:
  365. mr r4,r3 /* save mask */
  366. mfspr r3, IMMR /* IMMR */
  367. cmpwi 0,r4,0 /* mask != 0 ? */
  368. beq 4f
  369. and r3,r3,r4 /* IMMR & mask */
  370. 4:
  371. blr
  372. .globl get_pvr
  373. get_pvr:
  374. mfspr r3, PVR
  375. blr
  376. .globl wr_ic_cst
  377. wr_ic_cst:
  378. mtspr IC_CST, r3
  379. blr
  380. .globl rd_ic_cst
  381. rd_ic_cst:
  382. mfspr r3, IC_CST
  383. blr
  384. .globl wr_ic_adr
  385. wr_ic_adr:
  386. mtspr IC_ADR, r3
  387. blr
  388. .globl wr_dc_cst
  389. wr_dc_cst:
  390. mtspr DC_CST, r3
  391. blr
  392. .globl rd_dc_cst
  393. rd_dc_cst:
  394. mfspr r3, DC_CST
  395. blr
  396. .globl wr_dc_adr
  397. wr_dc_adr:
  398. mtspr DC_ADR, r3
  399. blr
  400. /*------------------------------------------------------------------------------*/
  401. /*
  402. * void relocate_code (addr_sp, gd, addr_moni)
  403. *
  404. * This "function" does not return, instead it continues in RAM
  405. * after relocating the monitor code.
  406. *
  407. * r3 = dest
  408. * r4 = src
  409. * r5 = length in bytes
  410. * r6 = cachelinesize
  411. */
  412. .globl relocate_code
  413. relocate_code:
  414. mr r1, r3 /* Set new stack pointer */
  415. mr r9, r4 /* Save copy of Global Data pointer */
  416. mr r10, r5 /* Save copy of Destination Address */
  417. mr r3, r5 /* Destination Address */
  418. lis r4, CFG_MONITOR_BASE@h /* Source Address */
  419. ori r4, r4, CFG_MONITOR_BASE@l
  420. lwz r5, GOT(__init_end)
  421. sub r5, r5, r4
  422. li r6, CFG_CACHELINE_SIZE /* Cache Line Size */
  423. /*
  424. * Fix GOT pointer:
  425. *
  426. * New GOT-PTR = (old GOT-PTR - CFG_MONITOR_BASE) + Destination Address
  427. *
  428. * Offset:
  429. */
  430. sub r15, r10, r4
  431. /* First our own GOT */
  432. add r14, r14, r15
  433. /* then the one used by the C code */
  434. add r30, r30, r15
  435. /*
  436. * Now relocate code
  437. */
  438. cmplw cr1,r3,r4
  439. addi r0,r5,3
  440. srwi. r0,r0,2
  441. beq cr1,4f /* In place copy is not necessary */
  442. beq 7f /* Protect against 0 count */
  443. mtctr r0
  444. bge cr1,2f
  445. la r8,-4(r4)
  446. la r7,-4(r3)
  447. 1: lwzu r0,4(r8)
  448. stwu r0,4(r7)
  449. bdnz 1b
  450. b 4f
  451. 2: slwi r0,r0,2
  452. add r8,r4,r0
  453. add r7,r3,r0
  454. 3: lwzu r0,-4(r8)
  455. stwu r0,-4(r7)
  456. bdnz 3b
  457. /*
  458. * Now flush the cache: note that we must start from a cache aligned
  459. * address. Otherwise we might miss one cache line.
  460. */
  461. 4: cmpwi r6,0
  462. add r5,r3,r5
  463. beq 7f /* Always flush prefetch queue in any case */
  464. subi r0,r6,1
  465. andc r3,r3,r0
  466. mr r4,r3
  467. 5: dcbst 0,r4
  468. add r4,r4,r6
  469. cmplw r4,r5
  470. blt 5b
  471. sync /* Wait for all dcbst to complete on bus */
  472. mr r4,r3
  473. 6: icbi 0,r4
  474. add r4,r4,r6
  475. cmplw r4,r5
  476. blt 6b
  477. 7: sync /* Wait for all icbi to complete on bus */
  478. isync
  479. /*
  480. * We are done. Do not return, instead branch to second part of board
  481. * initialization, now running from RAM.
  482. */
  483. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  484. mtlr r0
  485. blr
  486. in_ram:
  487. /*
  488. * Relocation Function, r14 point to got2+0x8000
  489. *
  490. * Adjust got2 pointers, no need to check for 0, this code
  491. * already puts a few entries in the table.
  492. */
  493. li r0,__got2_entries@sectoff@l
  494. la r3,GOT(_GOT2_TABLE_)
  495. lwz r11,GOT(_GOT2_TABLE_)
  496. mtctr r0
  497. sub r11,r3,r11
  498. addi r3,r3,-4
  499. 1: lwzu r0,4(r3)
  500. add r0,r0,r11
  501. stw r0,0(r3)
  502. bdnz 1b
  503. /*
  504. * Now adjust the fixups and the pointers to the fixups
  505. * in case we need to move ourselves again.
  506. */
  507. 2: li r0,__fixup_entries@sectoff@l
  508. lwz r3,GOT(_FIXUP_TABLE_)
  509. cmpwi r0,0
  510. mtctr r0
  511. addi r3,r3,-4
  512. beq 4f
  513. 3: lwzu r4,4(r3)
  514. lwzux r0,r4,r11
  515. add r0,r0,r11
  516. stw r10,0(r3)
  517. stw r0,0(r4)
  518. bdnz 3b
  519. 4:
  520. clear_bss:
  521. /*
  522. * Now clear BSS segment
  523. */
  524. lwz r3,GOT(__bss_start)
  525. lwz r4,GOT(_end)
  526. cmplw 0, r3, r4
  527. beq 6f
  528. li r0, 0
  529. 5:
  530. stw r0, 0(r3)
  531. addi r3, r3, 4
  532. cmplw 0, r3, r4
  533. bne 5b
  534. 6:
  535. mr r3, r9 /* Global Data pointer */
  536. mr r4, r10 /* Destination Address */
  537. bl board_init_r
  538. /*
  539. * Copy exception vector code to low memory
  540. *
  541. * r3: dest_addr
  542. * r7: source address, r8: end address, r9: target address
  543. */
  544. .globl trap_init
  545. trap_init:
  546. lwz r7, GOT(_start)
  547. lwz r8, GOT(_end_of_vectors)
  548. li r9, 0x100 /* reset vector always at 0x100 */
  549. cmplw 0, r7, r8
  550. bgelr /* return if r7>=r8 - just in case */
  551. mflr r4 /* save link register */
  552. 1:
  553. lwz r0, 0(r7)
  554. stw r0, 0(r9)
  555. addi r7, r7, 4
  556. addi r9, r9, 4
  557. cmplw 0, r7, r8
  558. bne 1b
  559. /*
  560. * relocate `hdlr' and `int_return' entries
  561. */
  562. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  563. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  564. 2:
  565. bl trap_reloc
  566. addi r7, r7, 0x100 /* next exception vector */
  567. cmplw 0, r7, r8
  568. blt 2b
  569. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  570. bl trap_reloc
  571. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  572. bl trap_reloc
  573. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  574. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  575. 3:
  576. bl trap_reloc
  577. addi r7, r7, 0x100 /* next exception vector */
  578. cmplw 0, r7, r8
  579. blt 3b
  580. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  581. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  582. 4:
  583. bl trap_reloc
  584. addi r7, r7, 0x100 /* next exception vector */
  585. cmplw 0, r7, r8
  586. blt 4b
  587. mtlr r4 /* restore link register */
  588. blr
  589. /*
  590. * Function: relocate entries for one exception vector
  591. */
  592. trap_reloc:
  593. lwz r0, 0(r7) /* hdlr ... */
  594. add r0, r0, r3 /* ... += dest_addr */
  595. stw r0, 0(r7)
  596. lwz r0, 4(r7) /* int_return ... */
  597. add r0, r0, r3 /* ... += dest_addr */
  598. stw r0, 4(r7)
  599. sync
  600. isync
  601. blr