start.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611
  1. /*
  2. * armboot - Startup Code for ARM720 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <config.h>
  26. #include <version.h>
  27. #include <asm/hardware.h>
  28. /*
  29. *************************************************************************
  30. *
  31. * Jump vector table as in table 3.1 in [1]
  32. *
  33. *************************************************************************
  34. */
  35. .globl _start
  36. _start: b reset
  37. ldr pc, _undefined_instruction
  38. ldr pc, _software_interrupt
  39. ldr pc, _prefetch_abort
  40. ldr pc, _data_abort
  41. #ifdef CONFIG_LPC2292
  42. .word 0xB4405F76 /* 2's complement of the checksum of the vectors */
  43. #else
  44. ldr pc, _not_used
  45. #endif
  46. ldr pc, _irq
  47. ldr pc, _fiq
  48. _undefined_instruction: .word undefined_instruction
  49. _software_interrupt: .word software_interrupt
  50. _prefetch_abort: .word prefetch_abort
  51. _data_abort: .word data_abort
  52. _not_used: .word not_used
  53. _irq: .word irq
  54. _fiq: .word fiq
  55. .balignl 16,0xdeadbeef
  56. /*
  57. *************************************************************************
  58. *
  59. * Startup Code (reset vector)
  60. *
  61. * do important init only if we don't start from RAM!
  62. * relocate armboot to ram
  63. * setup stack
  64. * jump to second stage
  65. *
  66. *************************************************************************
  67. */
  68. _TEXT_BASE:
  69. .word TEXT_BASE
  70. .globl _armboot_start
  71. _armboot_start:
  72. .word _start
  73. /*
  74. * These are defined in the board-specific linker script.
  75. */
  76. .globl _bss_start
  77. _bss_start:
  78. .word __bss_start
  79. .globl _bss_end
  80. _bss_end:
  81. .word _end
  82. #ifdef CONFIG_USE_IRQ
  83. /* IRQ stack memory (calculated at run-time) */
  84. .globl IRQ_STACK_START
  85. IRQ_STACK_START:
  86. .word 0x0badc0de
  87. /* IRQ stack memory (calculated at run-time) */
  88. .globl FIQ_STACK_START
  89. FIQ_STACK_START:
  90. .word 0x0badc0de
  91. #endif
  92. /*
  93. * the actual reset code
  94. */
  95. reset:
  96. /*
  97. * set the cpu to SVC32 mode
  98. */
  99. mrs r0,cpsr
  100. bic r0,r0,#0x1f
  101. orr r0,r0,#0x13
  102. msr cpsr,r0
  103. /*
  104. * we do sys-critical inits only at reboot,
  105. * not when booting from ram!
  106. */
  107. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  108. bl cpu_init_crit
  109. #endif
  110. #ifdef CONFIG_LPC2292
  111. bl lowlevel_init
  112. #endif
  113. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  114. relocate: /* relocate U-Boot to RAM */
  115. adr r0, _start /* r0 <- current position of code */
  116. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  117. cmp r0, r1 /* don't reloc during debug */
  118. beq stack_setup
  119. #if TEXT_BASE
  120. #ifndef CONFIG_LPC2292 /* already done in lowlevel_init */
  121. ldr r2, =0x0 /* Relocate the exception vectors */
  122. cmp r1, r2 /* and associated data to address */
  123. ldmneia r0!, {r3-r10} /* 0x0. Do nothing if TEXT_BASE is */
  124. stmneia r2!, {r3-r10} /* 0x0. Copy the first 15 words. */
  125. ldmneia r0, {r3-r9}
  126. stmneia r2, {r3-r9}
  127. adrne r0, _start /* restore r0 */
  128. #endif /* !CONFIG_LPC2292 */
  129. #endif
  130. ldr r2, _armboot_start
  131. ldr r3, _bss_start
  132. sub r2, r3, r2 /* r2 <- size of armboot */
  133. add r2, r0, r2 /* r2 <- source end address */
  134. copy_loop:
  135. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  136. stmia r1!, {r3-r10} /* copy to target address [r1] */
  137. cmp r0, r2 /* until source end addreee [r2] */
  138. ble copy_loop
  139. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  140. /* Set up the stack */
  141. stack_setup:
  142. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  143. sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
  144. sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
  145. #ifdef CONFIG_USE_IRQ
  146. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  147. #endif
  148. sub sp, r0, #12 /* leave 3 words for abort-stack */
  149. clear_bss:
  150. ldr r0, _bss_start /* find start of bss segment */
  151. ldr r1, _bss_end /* stop here */
  152. mov r2, #0x00000000 /* clear */
  153. clbss_l:str r2, [r0] /* clear loop... */
  154. add r0, r0, #4
  155. cmp r0, r1
  156. ble clbss_l
  157. ldr pc, _start_armboot
  158. _start_armboot: .word start_armboot
  159. /*
  160. *************************************************************************
  161. *
  162. * CPU_init_critical registers
  163. *
  164. * setup important registers
  165. * setup memory timing
  166. *
  167. *************************************************************************
  168. */
  169. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
  170. /* Interupt-Controller base addresses */
  171. INTMR1: .word 0x80000280 @ 32 bit size
  172. INTMR2: .word 0x80001280 @ 16 bit size
  173. INTMR3: .word 0x80002280 @ 8 bit size
  174. /* SYSCONs */
  175. SYSCON1: .word 0x80000100
  176. SYSCON2: .word 0x80001100
  177. SYSCON3: .word 0x80002200
  178. #define CLKCTL 0x6 /* mask */
  179. #define CLKCTL_18 0x0 /* 18.432 MHz */
  180. #define CLKCTL_36 0x2 /* 36.864 MHz */
  181. #define CLKCTL_49 0x4 /* 49.152 MHz */
  182. #define CLKCTL_73 0x6 /* 73.728 MHz */
  183. #elif defined(CONFIG_LPC2292)
  184. PLLCFG_ADR: .word PLLCFG
  185. PLLFEED_ADR: .word PLLFEED
  186. PLLCON_ADR: .word PLLCON
  187. PLLSTAT_ADR: .word PLLSTAT
  188. VPBDIV_ADR: .word VPBDIV
  189. MEMMAP_ADR: .word MEMMAP
  190. #endif
  191. cpu_init_crit:
  192. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
  193. /*
  194. * mask all IRQs by clearing all bits in the INTMRs
  195. */
  196. mov r1, #0x00
  197. ldr r0, INTMR1
  198. str r1, [r0]
  199. ldr r0, INTMR2
  200. str r1, [r0]
  201. ldr r0, INTMR3
  202. str r1, [r0]
  203. /*
  204. * flush v4 I/D caches
  205. */
  206. mov r0, #0
  207. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  208. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  209. /*
  210. * disable MMU stuff and caches
  211. */
  212. mrc p15,0,r0,c1,c0
  213. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  214. bic r0, r0, #0x0000008f @ clear bits 7, 3:0 (B--- WCAM)
  215. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  216. mcr p15,0,r0,c1,c0
  217. #elif defined(CONFIG_NETARM)
  218. /*
  219. * prior to software reset : need to set pin PORTC4 to be *HRESET
  220. */
  221. ldr r0, =NETARM_GEN_MODULE_BASE
  222. ldr r1, =(NETARM_GEN_PORT_MODE(0x10) | \
  223. NETARM_GEN_PORT_DIR(0x10))
  224. str r1, [r0, #+NETARM_GEN_PORTC]
  225. /*
  226. * software reset : see HW Ref. Guide 8.2.4 : Software Service register
  227. * for an explanation of this process
  228. */
  229. ldr r0, =NETARM_GEN_MODULE_BASE
  230. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  231. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  232. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  233. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  234. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  235. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  236. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  237. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  238. /*
  239. * setup PLL and System Config
  240. */
  241. ldr r0, =NETARM_GEN_MODULE_BASE
  242. ldr r1, =( NETARM_GEN_SYS_CFG_LENDIAN | \
  243. NETARM_GEN_SYS_CFG_BUSFULL | \
  244. NETARM_GEN_SYS_CFG_USER_EN | \
  245. NETARM_GEN_SYS_CFG_ALIGN_ABORT | \
  246. NETARM_GEN_SYS_CFG_BUSARB_INT | \
  247. NETARM_GEN_SYS_CFG_BUSMON_EN )
  248. str r1, [r0, #+NETARM_GEN_SYSTEM_CONTROL]
  249. #ifndef CONFIG_NETARM_PLL_BYPASS
  250. ldr r1, =( NETARM_GEN_PLL_CTL_PLLCNT(NETARM_PLL_COUNT_VAL) | \
  251. NETARM_GEN_PLL_CTL_POLTST_DEF | \
  252. NETARM_GEN_PLL_CTL_INDIV(1) | \
  253. NETARM_GEN_PLL_CTL_ICP_DEF | \
  254. NETARM_GEN_PLL_CTL_OUTDIV(2) )
  255. str r1, [r0, #+NETARM_GEN_PLL_CONTROL]
  256. #endif
  257. /*
  258. * mask all IRQs by clearing all bits in the INTMRs
  259. */
  260. mov r1, #0
  261. ldr r0, =NETARM_GEN_MODULE_BASE
  262. str r1, [r0, #+NETARM_GEN_INTR_ENABLE]
  263. #elif defined(CONFIG_S3C4510B)
  264. /*
  265. * Mask off all IRQ sources
  266. */
  267. ldr r1, =REG_INTMASK
  268. ldr r0, =0x3FFFFF
  269. str r0, [r1]
  270. /*
  271. * Disable Cache
  272. */
  273. ldr r0, =REG_SYSCFG
  274. ldr r1, =0x83ffffa0 /* cache-disabled */
  275. str r1, [r0]
  276. #elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
  277. /* No specific initialisation for IntegratorAP/CM720T as yet */
  278. #elif defined(CONFIG_LPC2292)
  279. /* Set-up PLL */
  280. mov r3, #0xAA
  281. mov r4, #0x55
  282. /* First disconnect and disable the PLL */
  283. ldr r0, PLLCON_ADR
  284. mov r1, #0x00
  285. str r1, [r0]
  286. ldr r0, PLLFEED_ADR /* start feed sequence */
  287. str r3, [r0]
  288. str r4, [r0] /* feed sequence done */
  289. /* Set new M and P values */
  290. ldr r0, PLLCFG_ADR
  291. mov r1, #0x23 /* M=4 and P=2 */
  292. str r1, [r0]
  293. ldr r0, PLLFEED_ADR /* start feed sequence */
  294. str r3, [r0]
  295. str r4, [r0] /* feed sequence done */
  296. /* Then enable the PLL */
  297. ldr r0, PLLCON_ADR
  298. mov r1, #0x01 /* PLL enable bit */
  299. str r1, [r0]
  300. ldr r0, PLLFEED_ADR /* start feed sequence */
  301. str r3, [r0]
  302. str r4, [r0] /* feed sequence done */
  303. /* Wait for the lock */
  304. ldr r0, PLLSTAT_ADR
  305. mov r1, #0x400 /* lock bit */
  306. lock_loop:
  307. ldr r2, [r0]
  308. and r2, r1, r2
  309. cmp r2, #0
  310. beq lock_loop
  311. /* And finally connect the PLL */
  312. ldr r0, PLLCON_ADR
  313. mov r1, #0x03 /* PLL enable bit and connect bit */
  314. str r1, [r0]
  315. ldr r0, PLLFEED_ADR /* start feed sequence */
  316. str r3, [r0]
  317. str r4, [r0] /* feed sequence done */
  318. /* Set-up VPBDIV register */
  319. ldr r0, VPBDIV_ADR
  320. mov r1, #0x01 /* VPB clock is same as process clock */
  321. str r1, [r0]
  322. #else
  323. #error No cpu_init_crit() defined for current CPU type
  324. #endif
  325. #ifdef CONFIG_ARM7_REVD
  326. /* set clock speed */
  327. /* !!! we run @ 36 MHz due to a hardware flaw in Rev. D processors */
  328. /* !!! not doing DRAM refresh properly! */
  329. ldr r0, SYSCON3
  330. ldr r1, [r0]
  331. bic r1, r1, #CLKCTL
  332. orr r1, r1, #CLKCTL_36
  333. str r1, [r0]
  334. #endif
  335. #ifndef CONFIG_LPC2292
  336. mov ip, lr
  337. /*
  338. * before relocating, we have to setup RAM timing
  339. * because memory timing is board-dependent, you will
  340. * find a lowlevel_init.S in your board directory.
  341. */
  342. bl lowlevel_init
  343. mov lr, ip
  344. #endif
  345. mov pc, lr
  346. /*
  347. *************************************************************************
  348. *
  349. * Interrupt handling
  350. *
  351. *************************************************************************
  352. */
  353. @
  354. @ IRQ stack frame.
  355. @
  356. #define S_FRAME_SIZE 72
  357. #define S_OLD_R0 68
  358. #define S_PSR 64
  359. #define S_PC 60
  360. #define S_LR 56
  361. #define S_SP 52
  362. #define S_IP 48
  363. #define S_FP 44
  364. #define S_R10 40
  365. #define S_R9 36
  366. #define S_R8 32
  367. #define S_R7 28
  368. #define S_R6 24
  369. #define S_R5 20
  370. #define S_R4 16
  371. #define S_R3 12
  372. #define S_R2 8
  373. #define S_R1 4
  374. #define S_R0 0
  375. #define MODE_SVC 0x13
  376. #define I_BIT 0x80
  377. /*
  378. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  379. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  380. */
  381. .macro bad_save_user_regs
  382. sub sp, sp, #S_FRAME_SIZE
  383. stmia sp, {r0 - r12} @ Calling r0-r12
  384. add r8, sp, #S_PC
  385. ldr r2, _armboot_start
  386. sub r2, r2, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  387. sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  388. ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
  389. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  390. add r5, sp, #S_SP
  391. mov r1, lr
  392. stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
  393. mov r0, sp
  394. .endm
  395. .macro irq_save_user_regs
  396. sub sp, sp, #S_FRAME_SIZE
  397. stmia sp, {r0 - r12} @ Calling r0-r12
  398. add r8, sp, #S_PC
  399. stmdb r8, {sp, lr}^ @ Calling SP, LR
  400. str lr, [r8, #0] @ Save calling PC
  401. mrs r6, spsr
  402. str r6, [r8, #4] @ Save CPSR
  403. str r0, [r8, #8] @ Save OLD_R0
  404. mov r0, sp
  405. .endm
  406. .macro irq_restore_user_regs
  407. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  408. mov r0, r0
  409. ldr lr, [sp, #S_PC] @ Get PC
  410. add sp, sp, #S_FRAME_SIZE
  411. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  412. .endm
  413. .macro get_bad_stack
  414. ldr r13, _armboot_start @ setup our mode stack
  415. sub r13, r13, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  416. sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  417. str lr, [r13] @ save caller lr / spsr
  418. mrs lr, spsr
  419. str lr, [r13, #4]
  420. mov r13, #MODE_SVC @ prepare SVC-Mode
  421. msr spsr_c, r13
  422. mov lr, pc
  423. movs pc, lr
  424. .endm
  425. .macro get_irq_stack @ setup IRQ stack
  426. ldr sp, IRQ_STACK_START
  427. .endm
  428. .macro get_fiq_stack @ setup FIQ stack
  429. ldr sp, FIQ_STACK_START
  430. .endm
  431. /*
  432. * exception handlers
  433. */
  434. .align 5
  435. undefined_instruction:
  436. get_bad_stack
  437. bad_save_user_regs
  438. bl do_undefined_instruction
  439. .align 5
  440. software_interrupt:
  441. get_bad_stack
  442. bad_save_user_regs
  443. bl do_software_interrupt
  444. .align 5
  445. prefetch_abort:
  446. get_bad_stack
  447. bad_save_user_regs
  448. bl do_prefetch_abort
  449. .align 5
  450. data_abort:
  451. get_bad_stack
  452. bad_save_user_regs
  453. bl do_data_abort
  454. .align 5
  455. not_used:
  456. get_bad_stack
  457. bad_save_user_regs
  458. bl do_not_used
  459. #ifdef CONFIG_USE_IRQ
  460. .align 5
  461. irq:
  462. get_irq_stack
  463. irq_save_user_regs
  464. bl do_irq
  465. irq_restore_user_regs
  466. .align 5
  467. fiq:
  468. get_fiq_stack
  469. /* someone ought to write a more effiction fiq_save_user_regs */
  470. irq_save_user_regs
  471. bl do_fiq
  472. irq_restore_user_regs
  473. #else
  474. .align 5
  475. irq:
  476. get_bad_stack
  477. bad_save_user_regs
  478. bl do_irq
  479. .align 5
  480. fiq:
  481. get_bad_stack
  482. bad_save_user_regs
  483. bl do_fiq
  484. #endif
  485. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
  486. .align 5
  487. .globl reset_cpu
  488. reset_cpu:
  489. mov ip, #0
  490. mcr p15, 0, ip, c7, c7, 0 @ invalidate cache
  491. mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4)
  492. mrc p15, 0, ip, c1, c0, 0 @ get ctrl register
  493. bic ip, ip, #0x000f @ ............wcam
  494. bic ip, ip, #0x2100 @ ..v....s........
  495. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  496. mov pc, r0
  497. #elif defined(CONFIG_NETARM)
  498. .align 5
  499. .globl reset_cpu
  500. reset_cpu:
  501. ldr r1, =NETARM_MEM_MODULE_BASE
  502. ldr r0, [r1, #+NETARM_MEM_CS0_BASE_ADDR]
  503. ldr r1, =0xFFFFF000
  504. and r0, r1, r0
  505. ldr r1, =(relocate-TEXT_BASE)
  506. add r0, r1, r0
  507. ldr r4, =NETARM_GEN_MODULE_BASE
  508. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  509. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  510. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  511. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  512. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  513. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  514. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  515. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  516. mov pc, r0
  517. #elif defined(CONFIG_S3C4510B)
  518. /* Nothing done here as reseting the CPU is board specific, depending
  519. * on external peripherals such as watchdog timers, etc. */
  520. #elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
  521. /* No specific reset actions for IntegratorAP/CM720T as yet */
  522. #elif defined(CONFIG_LPC2292)
  523. .align 5
  524. .globl reset_cpu
  525. reset_cpu:
  526. mov pc, r0
  527. #else
  528. #error No reset_cpu() defined for current CPU type
  529. #endif