start.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417
  1. /*
  2. * armboot - Startup Code for OMP2420/ARM1136 CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <gj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <config.h>
  31. #include <version.h>
  32. #if !defined(CONFIG_INTEGRATOR) && ! defined(CONFIG_ARCH_CINTEGRATOR)
  33. #include <asm/arch/omap2420.h>
  34. #endif
  35. .globl _start
  36. _start: b reset
  37. ldr pc, _undefined_instruction
  38. ldr pc, _software_interrupt
  39. ldr pc, _prefetch_abort
  40. ldr pc, _data_abort
  41. ldr pc, _not_used
  42. ldr pc, _irq
  43. ldr pc, _fiq
  44. _undefined_instruction: .word undefined_instruction
  45. _software_interrupt: .word software_interrupt
  46. _prefetch_abort: .word prefetch_abort
  47. _data_abort: .word data_abort
  48. _not_used: .word not_used
  49. _irq: .word irq
  50. _fiq: .word fiq
  51. _pad: .word 0x12345678 /* now 16*4=64 */
  52. .global _end_vect
  53. _end_vect:
  54. .balignl 16,0xdeadbeef
  55. /*
  56. *************************************************************************
  57. *
  58. * Startup Code (reset vector)
  59. *
  60. * do important init only if we don't start from memory!
  61. * setup Memory and board specific bits prior to relocation.
  62. * relocate armboot to ram
  63. * setup stack
  64. *
  65. *************************************************************************
  66. */
  67. _TEXT_BASE:
  68. .word TEXT_BASE
  69. .globl _armboot_start
  70. _armboot_start:
  71. .word _start
  72. /*
  73. * These are defined in the board-specific linker script.
  74. */
  75. .globl _bss_start
  76. _bss_start:
  77. .word __bss_start
  78. .globl _bss_end
  79. _bss_end:
  80. .word _end
  81. #ifdef CONFIG_USE_IRQ
  82. /* IRQ stack memory (calculated at run-time) */
  83. .globl IRQ_STACK_START
  84. IRQ_STACK_START:
  85. .word 0x0badc0de
  86. /* IRQ stack memory (calculated at run-time) */
  87. .globl FIQ_STACK_START
  88. FIQ_STACK_START:
  89. .word 0x0badc0de
  90. #endif
  91. /*
  92. * the actual reset code
  93. */
  94. reset:
  95. /*
  96. * set the cpu to SVC32 mode
  97. */
  98. mrs r0,cpsr
  99. bic r0,r0,#0x1f
  100. orr r0,r0,#0xd3
  101. msr cpsr,r0
  102. #ifdef CONFIG_OMAP2420H4
  103. /* Copy vectors to mask ROM indirect addr */
  104. adr r0, _start /* r0 <- current position of code */
  105. add r0, r0, #4 /* skip reset vector */
  106. mov r2, #64 /* r2 <- size to copy */
  107. add r2, r0, r2 /* r2 <- source end address */
  108. mov r1, #SRAM_OFFSET0 /* build vect addr */
  109. mov r3, #SRAM_OFFSET1
  110. add r1, r1, r3
  111. mov r3, #SRAM_OFFSET2
  112. add r1, r1, r3
  113. next:
  114. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  115. stmia r1!, {r3-r10} /* copy to target address [r1] */
  116. cmp r0, r2 /* until source end address [r2] */
  117. bne next /* loop until equal */
  118. bl cpy_clk_code /* put dpll adjust code behind vectors */
  119. #endif
  120. /* the mask ROM code should have PLL and others stable */
  121. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  122. bl cpu_init_crit
  123. #endif
  124. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  125. relocate: /* relocate U-Boot to RAM */
  126. adr r0, _start /* r0 <- current position of code */
  127. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  128. cmp r0, r1 /* don't reloc during debug */
  129. beq stack_setup
  130. ldr r2, _armboot_start
  131. ldr r3, _bss_start
  132. sub r2, r3, r2 /* r2 <- size of armboot */
  133. add r2, r0, r2 /* r2 <- source end address */
  134. copy_loop:
  135. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  136. stmia r1!, {r3-r10} /* copy to target address [r1] */
  137. cmp r0, r2 /* until source end addreee [r2] */
  138. ble copy_loop
  139. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  140. /* Set up the stack */
  141. stack_setup:
  142. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  143. sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
  144. sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
  145. #ifdef CONFIG_USE_IRQ
  146. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  147. #endif
  148. sub sp, r0, #12 /* leave 3 words for abort-stack */
  149. clear_bss:
  150. ldr r0, _bss_start /* find start of bss segment */
  151. ldr r1, _bss_end /* stop here */
  152. mov r2, #0x00000000 /* clear */
  153. clbss_l:str r2, [r0] /* clear loop... */
  154. add r0, r0, #4
  155. cmp r0, r1
  156. bne clbss_l
  157. ldr pc, _start_armboot
  158. _start_armboot: .word start_armboot
  159. /*
  160. *************************************************************************
  161. *
  162. * CPU_init_critical registers
  163. *
  164. * setup important registers
  165. * setup memory timing
  166. *
  167. *************************************************************************
  168. */
  169. cpu_init_crit:
  170. /*
  171. * flush v4 I/D caches
  172. */
  173. mov r0, #0
  174. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  175. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  176. /*
  177. * disable MMU stuff and caches
  178. */
  179. mrc p15, 0, r0, c1, c0, 0
  180. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  181. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  182. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  183. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  184. mcr p15, 0, r0, c1, c0, 0
  185. /*
  186. * Jump to board specific initialization... The Mask ROM will have already initialized
  187. * basic memory. Go here to bump up clock rate and handle wake up conditions.
  188. */
  189. mov ip, lr /* persevere link reg across call */
  190. bl lowlevel_init /* go setup pll,mux,memory */
  191. mov lr, ip /* restore link */
  192. mov pc, lr /* back to my caller */
  193. /*
  194. *************************************************************************
  195. *
  196. * Interrupt handling
  197. *
  198. *************************************************************************
  199. */
  200. @
  201. @ IRQ stack frame.
  202. @
  203. #define S_FRAME_SIZE 72
  204. #define S_OLD_R0 68
  205. #define S_PSR 64
  206. #define S_PC 60
  207. #define S_LR 56
  208. #define S_SP 52
  209. #define S_IP 48
  210. #define S_FP 44
  211. #define S_R10 40
  212. #define S_R9 36
  213. #define S_R8 32
  214. #define S_R7 28
  215. #define S_R6 24
  216. #define S_R5 20
  217. #define S_R4 16
  218. #define S_R3 12
  219. #define S_R2 8
  220. #define S_R1 4
  221. #define S_R0 0
  222. #define MODE_SVC 0x13
  223. #define I_BIT 0x80
  224. /*
  225. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  226. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  227. */
  228. .macro bad_save_user_regs
  229. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  230. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  231. ldr r2, _armboot_start
  232. sub r2, r2, #(CFG_MALLOC_LEN)
  233. sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  234. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  235. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  236. add r5, sp, #S_SP
  237. mov r1, lr
  238. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  239. mov r0, sp @ save current stack into r0 (param register)
  240. .endm
  241. .macro irq_save_user_regs
  242. sub sp, sp, #S_FRAME_SIZE
  243. stmia sp, {r0 - r12} @ Calling r0-r12
  244. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  245. stmdb r8, {sp, lr}^ @ Calling SP, LR
  246. str lr, [r8, #0] @ Save calling PC
  247. mrs r6, spsr
  248. str r6, [r8, #4] @ Save CPSR
  249. str r0, [r8, #8] @ Save OLD_R0
  250. mov r0, sp
  251. .endm
  252. .macro irq_restore_user_regs
  253. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  254. mov r0, r0
  255. ldr lr, [sp, #S_PC] @ Get PC
  256. add sp, sp, #S_FRAME_SIZE
  257. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  258. .endm
  259. .macro get_bad_stack
  260. ldr r13, _armboot_start @ setup our mode stack (enter in banked mode)
  261. sub r13, r13, #(CFG_MALLOC_LEN) @ move past malloc pool
  262. sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ move to reserved a couple spots for abort stack
  263. str lr, [r13] @ save caller lr in position 0 of saved stack
  264. mrs lr, spsr @ get the spsr
  265. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  266. mov r13, #MODE_SVC @ prepare SVC-Mode
  267. @ msr spsr_c, r13
  268. msr spsr, r13 @ switch modes, make sure moves will execute
  269. mov lr, pc @ capture return pc
  270. movs pc, lr @ jump to next instruction & switch modes.
  271. .endm
  272. .macro get_bad_stack_swi
  273. sub r13, r13, #4 @ space on current stack for scratch reg.
  274. str r0, [r13] @ save R0's value.
  275. ldr r0, _armboot_start @ get data regions start
  276. sub r0, r0, #(CFG_MALLOC_LEN) @ move past malloc pool
  277. sub r0, r0, #(CFG_GBL_DATA_SIZE+8) @ move past gbl and a couple spots for abort stack
  278. str lr, [r0] @ save caller lr in position 0 of saved stack
  279. mrs r0, spsr @ get the spsr
  280. str lr, [r0, #4] @ save spsr in position 1 of saved stack
  281. ldr r0, [r13] @ restore r0
  282. add r13, r13, #4 @ pop stack entry
  283. .endm
  284. .macro get_irq_stack @ setup IRQ stack
  285. ldr sp, IRQ_STACK_START
  286. .endm
  287. .macro get_fiq_stack @ setup FIQ stack
  288. ldr sp, FIQ_STACK_START
  289. .endm
  290. /*
  291. * exception handlers
  292. */
  293. .align 5
  294. undefined_instruction:
  295. get_bad_stack
  296. bad_save_user_regs
  297. bl do_undefined_instruction
  298. .align 5
  299. software_interrupt:
  300. get_bad_stack_swi
  301. bad_save_user_regs
  302. bl do_software_interrupt
  303. .align 5
  304. prefetch_abort:
  305. get_bad_stack
  306. bad_save_user_regs
  307. bl do_prefetch_abort
  308. .align 5
  309. data_abort:
  310. get_bad_stack
  311. bad_save_user_regs
  312. bl do_data_abort
  313. .align 5
  314. not_used:
  315. get_bad_stack
  316. bad_save_user_regs
  317. bl do_not_used
  318. #ifdef CONFIG_USE_IRQ
  319. .align 5
  320. irq:
  321. get_irq_stack
  322. irq_save_user_regs
  323. bl do_irq
  324. irq_restore_user_regs
  325. .align 5
  326. fiq:
  327. get_fiq_stack
  328. /* someone ought to write a more effiction fiq_save_user_regs */
  329. irq_save_user_regs
  330. bl do_fiq
  331. irq_restore_user_regs
  332. #else
  333. .align 5
  334. irq:
  335. get_bad_stack
  336. bad_save_user_regs
  337. bl do_irq
  338. .align 5
  339. fiq:
  340. get_bad_stack
  341. bad_save_user_regs
  342. bl do_fiq
  343. #endif
  344. .align 5
  345. .global arm1136_cache_flush
  346. arm1136_cache_flush:
  347. mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
  348. mov pc, lr @ back to caller
  349. #if defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_CINTEGRATOR)
  350. /* Use the IntegratorCP function from board/integratorcp/platform.S */
  351. #else
  352. .align 5
  353. .globl reset_cpu
  354. reset_cpu:
  355. ldr r1, rstctl /* get addr for global reset reg */
  356. mov r3, #0x2 /* full reset pll+mpu */
  357. str r3, [r1] /* force reset */
  358. mov r0, r0
  359. _loop_forever:
  360. b _loop_forever
  361. rstctl:
  362. .word PM_RSTCTRL_WKUP
  363. #endif