init.S 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. /*
  2. * Copyright (C) 2004 Embedded Edge, LLC
  3. * Dan Malek <dan@embeddededge.com>
  4. * Copied from ADS85xx.
  5. * Updates for Silicon Tx GP3 8560. We only support 32-bit flash
  6. * and DDR with SPD EEPROM configuration.
  7. *
  8. * Copyright 2004 Freescale Semiconductor.
  9. * Copyright (C) 2002,2003, Motorola Inc.
  10. * Xianghua Xiao <X.Xiao@motorola.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <ppc_asm.tmpl>
  31. #include <ppc_defs.h>
  32. #include <asm/cache.h>
  33. #include <asm/mmu.h>
  34. #include <config.h>
  35. #include <mpc85xx.h>
  36. /*
  37. * TLB0 and TLB1 Entries
  38. *
  39. * Out of reset, TLB1's Entry 0 maps the highest 4K for CCSRBAR.
  40. * However, CCSRBAR is then relocated to CFG_CCSRBAR right after
  41. * these TLB entries are established.
  42. *
  43. * The TLB entries for DDR are dynamically setup in spd_sdram()
  44. * and use TLB1 Entries 8 through 15 as needed according to the
  45. * size of DDR memory.
  46. *
  47. * MAS0: tlbsel, esel, nv
  48. * MAS1: valid, iprot, tid, ts, tsize
  49. * MAS2: epn, sharen, x0, x1, w, i, m, g, e
  50. * MAS3: rpn, u0-u3, ux, sx, uw, sw, ur, sr
  51. */
  52. #define entry_start \
  53. mflr r1 ; \
  54. bl 0f ;
  55. #define entry_end \
  56. 0: mflr r0 ; \
  57. mtlr r1 ; \
  58. blr ;
  59. .section .bootpg, "ax"
  60. .globl tlb1_entry
  61. tlb1_entry:
  62. entry_start
  63. /*
  64. * Number of TLB0 and TLB1 entries in the following table
  65. */
  66. .long 13
  67. #if (CFG_CCSRBAR_DEFAULT != CFG_CCSRBAR)
  68. /*
  69. * TLB0 4K Non-cacheable, guarded
  70. * 0xff700000 4K Initial CCSRBAR mapping
  71. *
  72. * This ends up at a TLB0 Index==0 entry, and must not collide
  73. * with other TLB0 Entries.
  74. */
  75. .long TLB1_MAS0(0, 0, 0)
  76. .long TLB1_MAS1(1, 0, 0, 0, 0)
  77. .long TLB1_MAS2(E500_TLB_EPN(CFG_CCSRBAR_DEFAULT), 0,0,0,0,1,0,1,0)
  78. .long TLB1_MAS3(E500_TLB_RPN(CFG_CCSRBAR_DEFAULT), 0,0,0,0,0,1,0,1,0,1)
  79. #else
  80. #error("Update the number of table entries in tlb1_entry")
  81. #endif
  82. /*
  83. * TLB0 16K Cacheable, non-guarded
  84. * 0xd001_0000 16K Temporary Global data for initialization
  85. *
  86. * Use four 4K TLB0 entries. These entries must be cacheable
  87. * as they provide the bootstrap memory before the memory
  88. * controler and real memory have been configured.
  89. *
  90. * These entries end up at TLB0 Indicies 0x10, 0x14, 0x18 and 0x1c,
  91. * and must not collide with other TLB0 entries.
  92. */
  93. .long TLB1_MAS0(0, 0, 0)
  94. .long TLB1_MAS1(1, 0, 0, 0, 0)
  95. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR), \
  96. 0,0,0,0,0,0,0,0)
  97. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR), \
  98. 0,0,0,0,0,1,0,1,0,1)
  99. .long TLB1_MAS0(0, 0, 0)
  100. .long TLB1_MAS1(1, 0, 0, 0, 0)
  101. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 4 * 1024), \
  102. 0,0,0,0,0,0,0,0)
  103. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 4 * 1024), \
  104. 0,0,0,0,0,1,0,1,0,1)
  105. .long TLB1_MAS0(0, 0, 0)
  106. .long TLB1_MAS1(1, 0, 0, 0, 0)
  107. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 8 * 1024), \
  108. 0,0,0,0,0,0,0,0)
  109. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 8 * 1024), \
  110. 0,0,0,0,0,1,0,1,0,1)
  111. .long TLB1_MAS0(0, 0, 0)
  112. .long TLB1_MAS1(1, 0, 0, 0, 0)
  113. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 12 * 1024), \
  114. 0,0,0,0,0,0,0,0)
  115. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 12 * 1024), \
  116. 0,0,0,0,0,1,0,1,0,1)
  117. /*
  118. * TLB 0: 16M Non-cacheable, guarded
  119. * 0xff000000 16M FLASH
  120. * Out of reset this entry is only 4K.
  121. */
  122. .long TLB1_MAS0(1, 0, 0)
  123. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)
  124. .long TLB1_MAS2(E500_TLB_EPN(CFG_FLASH_BASE), 0,0,0,0,1,0,1,0)
  125. .long TLB1_MAS3(E500_TLB_RPN(CFG_FLASH_BASE), 0,0,0,0,0,1,0,1,0,1)
  126. /*
  127. * TLB 1: 256M Non-cacheable, guarded
  128. * 0x80000000 256M PCI1 MEM First half
  129. */
  130. .long TLB1_MAS0(1, 1, 0)
  131. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  132. .long TLB1_MAS2(E500_TLB_EPN(CFG_PCI1_MEM_BASE), 0,0,0,0,1,0,1,0)
  133. .long TLB1_MAS3(E500_TLB_RPN(CFG_PCI1_MEM_BASE), 0,0,0,0,0,1,0,1,0,1)
  134. /*
  135. * TLB 2: 256M Non-cacheable, guarded
  136. * 0x90000000 256M PCI1 MEM Second half
  137. */
  138. .long TLB1_MAS0(1, 2, 0)
  139. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  140. .long TLB1_MAS2(E500_TLB_EPN(CFG_PCI1_MEM_BASE + 0x10000000), \
  141. 0,0,0,0,1,0,1,0)
  142. .long TLB1_MAS3(E500_TLB_RPN(CFG_PCI1_MEM_BASE + 0x10000000), \
  143. 0,0,0,0,0,1,0,1,0,1)
  144. /*
  145. * TLB 3: 256M Non-cacheable, guarded
  146. * 0xc0000000 256M Rapid IO MEM First half
  147. */
  148. .long TLB1_MAS0(1, 3, 0)
  149. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  150. .long TLB1_MAS2(E500_TLB_EPN(CFG_RIO_MEM_BASE), 0,0,0,0,1,0,1,0)
  151. .long TLB1_MAS3(E500_TLB_RPN(CFG_RIO_MEM_BASE), 0,0,0,0,0,1,0,1,0,1)
  152. /*
  153. * TLB 4: 256M Non-cacheable, guarded
  154. * 0xd0000000 256M Rapid IO MEM Second half
  155. */
  156. .long TLB1_MAS0(1, 4, 0)
  157. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  158. .long TLB1_MAS2(E500_TLB_EPN(CFG_RIO_MEM_BASE + 0x10000000), \
  159. 0,0,0,0,1,0,1,0)
  160. .long TLB1_MAS3(E500_TLB_RPN(CFG_RIO_MEM_BASE + 0x10000000), \
  161. 0,0,0,0,0,1,0,1,0,1)
  162. /*
  163. * TLB 5: 64M Non-cacheable, guarded
  164. * 0xe000_0000 1M CCSRBAR
  165. * 0xe200_0000 16M PCI1 IO
  166. */
  167. .long TLB1_MAS0(1, 5, 0)
  168. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  169. .long TLB1_MAS2(E500_TLB_EPN(CFG_CCSRBAR), 0,0,0,0,1,0,1,0)
  170. .long TLB1_MAS3(E500_TLB_RPN(CFG_CCSRBAR), 0,0,0,0,0,1,0,1,0,1)
  171. /*
  172. * TLB 6: 64M Cacheable, non-guarded
  173. * 0xf000_0000 64M LBC SDRAM
  174. */
  175. .long TLB1_MAS0(1, 6, 0)
  176. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  177. .long TLB1_MAS2(E500_TLB_EPN(CFG_LBC_SDRAM_BASE), 0,0,0,0,0,0,0,0)
  178. .long TLB1_MAS3(E500_TLB_RPN(CFG_LBC_SDRAM_BASE), 0,0,0,0,0,1,0,1,0,1)
  179. /*
  180. * TLB 7: 16K Non-cacheable, guarded
  181. * 0xfc000000 16K Configuration Latch register
  182. */
  183. .long TLB1_MAS0(1, 7, 0)
  184. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64K)
  185. .long TLB1_MAS2(E500_TLB_EPN(CFG_LBC_LCLDEVS_BASE), 0,0,0,0,1,0,1,0)
  186. .long TLB1_MAS3(E500_TLB_RPN(CFG_LBC_LCLDEVS_BASE), 0,0,0,0,0,1,0,1,0,1)
  187. #if !defined(CONFIG_SPD_EEPROM)
  188. /*
  189. * TLB 8, 9: 128M DDR
  190. * 0x00000000 64M DDR System memory
  191. * 0x04000000 64M DDR System memory
  192. * Without SPD EEPROM configured DDR, this must be setup manually.
  193. * Make sure the TLB count at the top of this table is correct.
  194. * Likely it needs to be increased by two for these entries.
  195. */
  196. #error("Update the number of table entries in tlb1_entry")
  197. .long TLB1_MAS0(1, 8, 0)
  198. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  199. .long TLB1_MAS2(E500_TLB_EPN(CFG_DDR_SDRAM_BASE), 0,0,0,0,0,0,0,0)
  200. .long TLB1_MAS3(E500_TLB_RPN(CFG_DDR_SDRAM_BASE), 0,0,0,0,0,1,0,1,0,1)
  201. .long TLB1_MAS0(1, 9, 0)
  202. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  203. .long TLB1_MAS2(E500_TLB_EPN(CFG_DDR_SDRAM_BASE + 0x4000000),
  204. 0,0,0,0,0,0,0,0)
  205. .long TLB1_MAS3(E500_TLB_RPN(CFG_DDR_SDRAM_BASE + 0x4000000),
  206. 0,0,0,0,0,1,0,1,0,1)
  207. #endif
  208. entry_end
  209. /*
  210. * LAW(Local Access Window) configuration:
  211. *
  212. * 0x0000_0000 0x7fff_ffff DDR 2G
  213. * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
  214. * 0xc000_0000 0xdfff_ffff RapidIO 512M
  215. * 0xe000_0000 0xe000_ffff CCSR 1M
  216. * 0xe200_0000 0xe2ff_ffff PCI1 IO 16M
  217. * 0xf000_0000 0xf7ff_ffff SDRAM 128M
  218. * 0xfc00_0000 0xfc00_ffff Config Latch 64K
  219. * 0xff00_0000 0xffff_ffff FLASH (boot bank) 16M
  220. *
  221. * Notes:
  222. * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
  223. * If flash is 8M at default position (last 8M), no LAW needed.
  224. */
  225. #if !defined(CONFIG_SPD_EEPROM)
  226. #define LAWBAR0 ((CFG_DDR_SDRAM_BASE>>12) & 0xfffff)
  227. #define LAWAR0 (LAWAR_EN | LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & LAWAR_SIZE_128M))
  228. #else
  229. #define LAWBAR0 0
  230. #define LAWAR0 ((LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & LAWAR_SIZE_128M)) & ~LAWAR_EN)
  231. #endif
  232. #define LAWBAR1 ((CFG_PCI1_MEM_BASE>>12) & 0xfffff)
  233. #define LAWAR1 (LAWAR_EN | LAWAR_TRGT_IF_PCIX | (LAWAR_SIZE & LAWAR_SIZE_512M))
  234. /*
  235. * This is not so much the SDRAM map as it is the whole localbus map.
  236. */
  237. #define LAWBAR2 ((CFG_LBC_SDRAM_BASE>>12) & 0xfffff)
  238. #define LAWAR2 (LAWAR_EN | LAWAR_TRGT_IF_LBC | (LAWAR_SIZE & LAWAR_SIZE_256M))
  239. #define LAWBAR3 ((CFG_PCI1_IO_BASE>>12) & 0xfffff)
  240. #define LAWAR3 (LAWAR_EN | LAWAR_TRGT_IF_PCIX | (LAWAR_SIZE & LAWAR_SIZE_16M))
  241. /*
  242. * Rapid IO at 0xc000_0000 for 512 M
  243. */
  244. #define LAWBAR4 ((CFG_RIO_MEM_BASE>>12) & 0xfffff)
  245. #define LAWAR4 (LAWAR_EN | LAWAR_TRGT_IF_RIO | (LAWAR_SIZE & LAWAR_SIZE_512M))
  246. .section .bootpg, "ax"
  247. .globl law_entry
  248. law_entry:
  249. entry_start
  250. .long 0x05
  251. .long LAWBAR0,LAWAR0,LAWBAR1,LAWAR1,LAWBAR2,LAWAR2,LAWBAR3,LAWAR3
  252. .long LAWBAR4,LAWAR4
  253. entry_end