pm520.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <mpc5xxx.h>
  28. #include <pci.h>
  29. #if defined(CONFIG_MPC5200_DDR)
  30. #include "mt46v16m16-75.h"
  31. #else
  32. #include "mt48lc16m16a2-75.h"
  33. #endif
  34. DECLARE_GLOBAL_DATA_PTR;
  35. #ifndef CFG_RAMBOOT
  36. static void sdram_start (int hi_addr)
  37. {
  38. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  39. /* unlock mode register */
  40. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 | hi_addr_bit;
  41. __asm__ volatile ("sync");
  42. /* precharge all banks */
  43. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  44. __asm__ volatile ("sync");
  45. #if SDRAM_DDR
  46. /* set mode register: extended mode */
  47. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
  48. __asm__ volatile ("sync");
  49. /* set mode register: reset DLL */
  50. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
  51. __asm__ volatile ("sync");
  52. #endif
  53. /* precharge all banks */
  54. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  55. __asm__ volatile ("sync");
  56. /* auto refresh */
  57. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 | hi_addr_bit;
  58. __asm__ volatile ("sync");
  59. /* set mode register */
  60. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  61. __asm__ volatile ("sync");
  62. /* normal operation */
  63. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  64. __asm__ volatile ("sync");
  65. }
  66. #endif
  67. /*
  68. * ATTENTION: Although partially referenced initdram does NOT make real use
  69. * use of CFG_SDRAM_BASE. The code does not work if CFG_SDRAM_BASE
  70. * is something else than 0x00000000.
  71. */
  72. #if defined(CONFIG_MPC5200)
  73. long int initdram (int board_type)
  74. {
  75. ulong dramsize = 0;
  76. ulong dramsize2 = 0;
  77. #ifndef CFG_RAMBOOT
  78. ulong test1, test2;
  79. /* setup SDRAM chip selects */
  80. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001e;/* 2G at 0x0 */
  81. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000;/* disabled */
  82. __asm__ volatile ("sync");
  83. /* setup config registers */
  84. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  85. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  86. __asm__ volatile ("sync");
  87. #if SDRAM_DDR
  88. /* set tap delay */
  89. *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
  90. __asm__ volatile ("sync");
  91. #endif
  92. /* find RAM size using SDRAM CS0 only */
  93. sdram_start(0);
  94. test1 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000);
  95. sdram_start(1);
  96. test2 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000);
  97. if (test1 > test2) {
  98. sdram_start(0);
  99. dramsize = test1;
  100. } else {
  101. dramsize = test2;
  102. }
  103. /* memory smaller than 1MB is impossible */
  104. if (dramsize < (1 << 20)) {
  105. dramsize = 0;
  106. }
  107. /* set SDRAM CS0 size according to the amount of RAM found */
  108. if (dramsize > 0) {
  109. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 + __builtin_ffs(dramsize >> 20) - 1;
  110. } else {
  111. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  112. }
  113. /* let SDRAM CS1 start right after CS0 */
  114. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e;/* 2G */
  115. /* find RAM size using SDRAM CS1 only */
  116. if (!dramsize)
  117. sdram_start(0);
  118. test2 = test1 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x80000000);
  119. if (!dramsize) {
  120. sdram_start(1);
  121. test2 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x80000000);
  122. }
  123. if (test1 > test2) {
  124. sdram_start(0);
  125. dramsize2 = test1;
  126. } else {
  127. dramsize2 = test2;
  128. }
  129. /* memory smaller than 1MB is impossible */
  130. if (dramsize2 < (1 << 20)) {
  131. dramsize2 = 0;
  132. }
  133. /* set SDRAM CS1 size according to the amount of RAM found */
  134. if (dramsize2 > 0) {
  135. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
  136. | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
  137. } else {
  138. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  139. }
  140. #else /* CFG_RAMBOOT */
  141. /* retrieve size of memory connected to SDRAM CS0 */
  142. dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
  143. if (dramsize >= 0x13) {
  144. dramsize = (1 << (dramsize - 0x13)) << 20;
  145. } else {
  146. dramsize = 0;
  147. }
  148. /* retrieve size of memory connected to SDRAM CS1 */
  149. dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
  150. if (dramsize2 >= 0x13) {
  151. dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
  152. } else {
  153. dramsize2 = 0;
  154. }
  155. #endif /* CFG_RAMBOOT */
  156. return dramsize + dramsize2;
  157. }
  158. #elif defined(CONFIG_MGT5100)
  159. long int initdram (int board_type)
  160. {
  161. ulong dramsize = 0;
  162. #ifndef CFG_RAMBOOT
  163. ulong test1, test2;
  164. /* setup and enable SDRAM chip selects */
  165. *(vu_long *)MPC5XXX_SDRAM_START = 0x00000000;
  166. *(vu_long *)MPC5XXX_SDRAM_STOP = 0x0000ffff;/* 2G */
  167. *(vu_long *)MPC5XXX_ADDECR |= (1 << 22); /* Enable SDRAM */
  168. __asm__ volatile ("sync");
  169. /* setup config registers */
  170. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  171. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  172. /* address select register */
  173. *(vu_long *)MPC5XXX_SDRAM_XLBSEL = SDRAM_ADDRSEL;
  174. __asm__ volatile ("sync");
  175. /* find RAM size */
  176. sdram_start(0);
  177. test1 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
  178. sdram_start(1);
  179. test2 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
  180. if (test1 > test2) {
  181. sdram_start(0);
  182. dramsize = test1;
  183. } else {
  184. dramsize = test2;
  185. }
  186. /* set SDRAM end address according to size */
  187. *(vu_long *)MPC5XXX_SDRAM_STOP = ((dramsize - 1) >> 15);
  188. #else /* CFG_RAMBOOT */
  189. /* Retrieve amount of SDRAM available */
  190. dramsize = ((*(vu_long *)MPC5XXX_SDRAM_STOP + 1) << 15);
  191. #endif /* CFG_RAMBOOT */
  192. return dramsize;
  193. }
  194. #else
  195. #error Neither CONFIG_MPC5200 or CONFIG_MGT5100 defined
  196. #endif
  197. int checkboard (void)
  198. {
  199. #if defined(CONFIG_MPC5200)
  200. puts ("Board: MicroSys PM520 \n");
  201. #elif defined(CONFIG_MGT5100)
  202. puts ("Board: MicroSys PM510 \n");
  203. #endif
  204. return 0;
  205. }
  206. void flash_preinit(void)
  207. {
  208. /*
  209. * Now, when we are in RAM, enable flash write
  210. * access for detection process.
  211. * Note that CS_BOOT cannot be cleared when
  212. * executing in flash.
  213. */
  214. #if defined(CONFIG_MGT5100)
  215. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); /* disable CS_BOOT */
  216. *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* enable CS0 */
  217. #endif
  218. *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  219. }
  220. void flash_afterinit(ulong start, ulong size)
  221. {
  222. #if defined(CONFIG_BOOT_ROM)
  223. /* adjust mapping */
  224. *(vu_long *)MPC5XXX_CS1_START =
  225. START_REG(start);
  226. *(vu_long *)MPC5XXX_CS1_STOP =
  227. STOP_REG(start, size);
  228. #else
  229. /* adjust mapping */
  230. *(vu_long *)MPC5XXX_BOOTCS_START = *(vu_long *)MPC5XXX_CS0_START =
  231. START_REG(start);
  232. *(vu_long *)MPC5XXX_BOOTCS_STOP = *(vu_long *)MPC5XXX_CS0_STOP =
  233. STOP_REG(start, size);
  234. #endif
  235. }
  236. extern flash_info_t flash_info[]; /* info for FLASH chips */
  237. int misc_init_r (void)
  238. {
  239. /* adjust flash start */
  240. gd->bd->bi_flashstart = flash_info[0].start[0];
  241. return (0);
  242. }
  243. #ifdef CONFIG_PCI
  244. static struct pci_controller hose;
  245. extern void pci_mpc5xxx_init(struct pci_controller *);
  246. void pci_init_board(void)
  247. {
  248. pci_mpc5xxx_init(&hose);
  249. }
  250. #endif
  251. #if defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET)
  252. void init_ide_reset (void)
  253. {
  254. debug ("init_ide_reset\n");
  255. }
  256. void ide_set_reset (int idereset)
  257. {
  258. debug ("ide_reset(%d)\n", idereset);
  259. }
  260. #endif
  261. #if defined(CONFIG_CMD_DOC)
  262. extern void doc_probe (ulong physadr);
  263. void doc_init (void)
  264. {
  265. doc_probe (CFG_DOC_BASE);
  266. }
  267. #endif