mpc8540ads.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * (C) Copyright 2002,2003, Motorola Inc.
  4. * Xianghua Xiao, (X.Xiao@motorola.com)
  5. *
  6. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <pci.h>
  28. #include <asm/processor.h>
  29. #include <asm/immap_85xx.h>
  30. #include <spd.h>
  31. #if defined(CONFIG_OF_FLAT_TREE)
  32. #include <ft_build.h>
  33. #endif
  34. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  35. extern void ddr_enable_ecc(unsigned int dram_size);
  36. #endif
  37. extern long int spd_sdram(void);
  38. void local_bus_init(void);
  39. void sdram_init(void);
  40. long int fixed_sdram(void);
  41. int board_early_init_f (void)
  42. {
  43. return 0;
  44. }
  45. int checkboard (void)
  46. {
  47. puts("Board: ADS\n");
  48. #ifdef CONFIG_PCI
  49. printf(" PCI1: 32 bit, %d MHz (compiled)\n",
  50. CONFIG_SYS_CLK_FREQ / 1000000);
  51. #else
  52. printf(" PCI1: disabled\n");
  53. #endif
  54. /*
  55. * Initialize local bus.
  56. */
  57. local_bus_init();
  58. return 0;
  59. }
  60. long int
  61. initdram(int board_type)
  62. {
  63. long dram_size = 0;
  64. extern long spd_sdram (void);
  65. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  66. puts("Initializing\n");
  67. #if defined(CONFIG_DDR_DLL)
  68. {
  69. volatile ccsr_gur_t *gur= &immap->im_gur;
  70. uint temp_ddrdll = 0;
  71. /*
  72. * Work around to stabilize DDR DLL
  73. */
  74. temp_ddrdll = gur->ddrdllcr;
  75. gur->ddrdllcr = ((temp_ddrdll & 0xff) << 16) | 0x80000000;
  76. asm("sync;isync;msync");
  77. }
  78. #endif
  79. #if defined(CONFIG_SPD_EEPROM)
  80. dram_size = spd_sdram ();
  81. #else
  82. dram_size = fixed_sdram ();
  83. #endif
  84. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  85. /*
  86. * Initialize and enable DDR ECC.
  87. */
  88. ddr_enable_ecc(dram_size);
  89. #endif
  90. /*
  91. * Initialize SDRAM.
  92. */
  93. sdram_init();
  94. puts(" DDR: ");
  95. return dram_size;
  96. }
  97. /*
  98. * Initialize Local Bus
  99. */
  100. void
  101. local_bus_init(void)
  102. {
  103. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  104. volatile ccsr_gur_t *gur = &immap->im_gur;
  105. volatile ccsr_lbc_t *lbc = &immap->im_lbc;
  106. uint clkdiv;
  107. uint lbc_hz;
  108. sys_info_t sysinfo;
  109. /*
  110. * Errata LBC11.
  111. * Fix Local Bus clock glitch when DLL is enabled.
  112. *
  113. * If localbus freq is < 66Mhz, DLL bypass mode must be used.
  114. * If localbus freq is > 133Mhz, DLL can be safely enabled.
  115. * Between 66 and 133, the DLL is enabled with an override workaround.
  116. */
  117. get_sys_info(&sysinfo);
  118. clkdiv = lbc->lcrr & 0x0f;
  119. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  120. if (lbc_hz < 66) {
  121. lbc->lcrr = CFG_LBC_LCRR | 0x80000000; /* DLL Bypass */
  122. } else if (lbc_hz >= 133) {
  123. lbc->lcrr = CFG_LBC_LCRR & (~0x80000000); /* DLL Enabled */
  124. } else {
  125. /*
  126. * On REV1 boards, need to change CLKDIV before enable DLL.
  127. * Default CLKDIV is 8, change it to 4 temporarily.
  128. */
  129. uint pvr = get_pvr();
  130. uint temp_lbcdll = 0;
  131. if (pvr == PVR_85xx_REV1) {
  132. /* FIXME: Justify the high bit here. */
  133. lbc->lcrr = 0x10000004;
  134. }
  135. lbc->lcrr = CFG_LBC_LCRR & (~0x80000000); /* DLL Enabled */
  136. udelay(200);
  137. /*
  138. * Sample LBC DLL ctrl reg, upshift it to set the
  139. * override bits.
  140. */
  141. temp_lbcdll = gur->lbcdllcr;
  142. gur->lbcdllcr = (((temp_lbcdll & 0xff) << 16) | 0x80000000);
  143. asm("sync;isync;msync");
  144. }
  145. }
  146. /*
  147. * Initialize SDRAM memory on the Local Bus.
  148. */
  149. void
  150. sdram_init(void)
  151. {
  152. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  153. volatile ccsr_lbc_t *lbc= &immap->im_lbc;
  154. uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
  155. puts(" SDRAM: ");
  156. print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  157. /*
  158. * Setup SDRAM Base and Option Registers
  159. */
  160. lbc->or2 = CFG_OR2_PRELIM;
  161. lbc->br2 = CFG_BR2_PRELIM;
  162. lbc->lbcr = CFG_LBC_LBCR;
  163. asm("msync");
  164. lbc->lsrt = CFG_LBC_LSRT;
  165. lbc->mrtpr = CFG_LBC_MRTPR;
  166. asm("sync");
  167. /*
  168. * Configure the SDRAM controller.
  169. */
  170. lbc->lsdmr = CFG_LBC_LSDMR_1;
  171. asm("sync");
  172. *sdram_addr = 0xff;
  173. ppcDcbf((unsigned long) sdram_addr);
  174. udelay(100);
  175. lbc->lsdmr = CFG_LBC_LSDMR_2;
  176. asm("sync");
  177. *sdram_addr = 0xff;
  178. ppcDcbf((unsigned long) sdram_addr);
  179. udelay(100);
  180. lbc->lsdmr = CFG_LBC_LSDMR_3;
  181. asm("sync");
  182. *sdram_addr = 0xff;
  183. ppcDcbf((unsigned long) sdram_addr);
  184. udelay(100);
  185. lbc->lsdmr = CFG_LBC_LSDMR_4;
  186. asm("sync");
  187. *sdram_addr = 0xff;
  188. ppcDcbf((unsigned long) sdram_addr);
  189. udelay(100);
  190. lbc->lsdmr = CFG_LBC_LSDMR_5;
  191. asm("sync");
  192. *sdram_addr = 0xff;
  193. ppcDcbf((unsigned long) sdram_addr);
  194. udelay(100);
  195. }
  196. #if defined(CFG_DRAM_TEST)
  197. int testdram (void)
  198. {
  199. uint *pstart = (uint *) CFG_MEMTEST_START;
  200. uint *pend = (uint *) CFG_MEMTEST_END;
  201. uint *p;
  202. printf("SDRAM test phase 1:\n");
  203. for (p = pstart; p < pend; p++)
  204. *p = 0xaaaaaaaa;
  205. for (p = pstart; p < pend; p++) {
  206. if (*p != 0xaaaaaaaa) {
  207. printf ("SDRAM test fails at: %08x\n", (uint) p);
  208. return 1;
  209. }
  210. }
  211. printf("SDRAM test phase 2:\n");
  212. for (p = pstart; p < pend; p++)
  213. *p = 0x55555555;
  214. for (p = pstart; p < pend; p++) {
  215. if (*p != 0x55555555) {
  216. printf ("SDRAM test fails at: %08x\n", (uint) p);
  217. return 1;
  218. }
  219. }
  220. printf("SDRAM test passed.\n");
  221. return 0;
  222. }
  223. #endif
  224. #if !defined(CONFIG_SPD_EEPROM)
  225. /*************************************************************************
  226. * fixed sdram init -- doesn't use serial presence detect.
  227. ************************************************************************/
  228. long int fixed_sdram (void)
  229. {
  230. #ifndef CFG_RAMBOOT
  231. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  232. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  233. ddr->cs0_bnds = CFG_DDR_CS0_BNDS;
  234. ddr->cs0_config = CFG_DDR_CS0_CONFIG;
  235. ddr->timing_cfg_1 = CFG_DDR_TIMING_1;
  236. ddr->timing_cfg_2 = CFG_DDR_TIMING_2;
  237. ddr->sdram_mode = CFG_DDR_MODE;
  238. ddr->sdram_interval = CFG_DDR_INTERVAL;
  239. #if defined (CONFIG_DDR_ECC)
  240. ddr->err_disable = 0x0000000D;
  241. ddr->err_sbe = 0x00ff0000;
  242. #endif
  243. asm("sync;isync;msync");
  244. udelay(500);
  245. #if defined (CONFIG_DDR_ECC)
  246. /* Enable ECC checking */
  247. ddr->sdram_cfg = (CFG_DDR_CONTROL | 0x20000000);
  248. #else
  249. ddr->sdram_cfg = CFG_DDR_CONTROL;
  250. #endif
  251. asm("sync; isync; msync");
  252. udelay(500);
  253. #endif
  254. return CFG_SDRAM_SIZE * 1024 * 1024;
  255. }
  256. #endif /* !defined(CONFIG_SPD_EEPROM) */
  257. #if defined(CONFIG_PCI)
  258. /*
  259. * Initialize PCI Devices, report devices found.
  260. */
  261. static struct pci_controller hose;
  262. #endif /* CONFIG_PCI */
  263. void
  264. pci_init_board(void)
  265. {
  266. #ifdef CONFIG_PCI
  267. pci_mpc85xx_init(&hose);
  268. #endif /* CONFIG_PCI */
  269. }
  270. #if defined(CONFIG_OF_FLAT_TREE) && defined(CONFIG_OF_BOARD_SETUP)
  271. void
  272. ft_board_setup(void *blob, bd_t *bd)
  273. {
  274. u32 *p;
  275. int len;
  276. #ifdef CONFIG_PCI
  277. ft_pci_setup(blob, bd);
  278. #endif
  279. ft_cpu_setup(blob, bd);
  280. p = ft_get_prop(blob, "/memory/reg", &len);
  281. if (p != NULL) {
  282. *p++ = cpu_to_be32(bd->bi_memstart);
  283. *p = cpu_to_be32(bd->bi_memsize);
  284. }
  285. }
  286. #endif