mpc8349emds.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. */
  24. #include <common.h>
  25. #include <ioports.h>
  26. #include <mpc83xx.h>
  27. #include <asm/mpc8349_pci.h>
  28. #include <i2c.h>
  29. #include <spd.h>
  30. #include <miiphy.h>
  31. #if defined(CONFIG_SPD_EEPROM)
  32. #include <spd_sdram.h>
  33. #endif
  34. #if defined(CONFIG_OF_FLAT_TREE)
  35. #include <ft_build.h>
  36. #endif
  37. int fixed_sdram(void);
  38. void sdram_init(void);
  39. #if defined(CONFIG_DDR_ECC) && defined(CONFIG_MPC83XX)
  40. void ddr_enable_ecc(unsigned int dram_size);
  41. #endif
  42. int board_early_init_f (void)
  43. {
  44. volatile u8* bcsr = (volatile u8*)CFG_BCSR;
  45. /* Enable flash write */
  46. bcsr[1] &= ~0x01;
  47. #ifdef CFG_USE_MPC834XSYS_USB_PHY
  48. /* Use USB PHY on SYS board */
  49. bcsr[5] |= 0x02;
  50. #endif
  51. return 0;
  52. }
  53. #define ns2clk(ns) (ns / (1000000000 / CONFIG_8349_CLKIN) + 1)
  54. long int initdram (int board_type)
  55. {
  56. volatile immap_t *im = (immap_t *)CFG_IMMR;
  57. u32 msize = 0;
  58. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
  59. return -1;
  60. puts("Initializing\n");
  61. /* DDR SDRAM - Main SODIMM */
  62. im->sysconf.ddrlaw[0].bar = CFG_DDR_BASE & LAWBAR_BAR;
  63. #if defined(CONFIG_SPD_EEPROM)
  64. msize = spd_sdram();
  65. #else
  66. msize = fixed_sdram();
  67. #endif
  68. /*
  69. * Initialize SDRAM if it is on local bus.
  70. */
  71. sdram_init();
  72. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  73. /*
  74. * Initialize and enable DDR ECC.
  75. */
  76. ddr_enable_ecc(msize * 1024 * 1024);
  77. #endif
  78. puts(" DDR RAM: ");
  79. /* return total bus SDRAM size(bytes) -- DDR */
  80. return (msize * 1024 * 1024);
  81. }
  82. #if !defined(CONFIG_SPD_EEPROM)
  83. /*************************************************************************
  84. * fixed sdram init -- doesn't use serial presence detect.
  85. ************************************************************************/
  86. int fixed_sdram(void)
  87. {
  88. volatile immap_t *im = (immap_t *)CFG_IMMR;
  89. u32 msize = 0;
  90. u32 ddr_size;
  91. u32 ddr_size_log2;
  92. msize = CFG_DDR_SIZE;
  93. for (ddr_size = msize << 20, ddr_size_log2 = 0;
  94. (ddr_size > 1);
  95. ddr_size = ddr_size>>1, ddr_size_log2++) {
  96. if (ddr_size & 1) {
  97. return -1;
  98. }
  99. }
  100. im->sysconf.ddrlaw[0].bar = ((CFG_DDR_SDRAM_BASE>>12) & 0xfffff);
  101. im->sysconf.ddrlaw[0].ar = LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
  102. #if (CFG_DDR_SIZE != 256)
  103. #warning Currenly any ddr size other than 256 is not supported
  104. #endif
  105. #ifdef CONFIG_DDR_II
  106. im->ddr.csbnds[2].csbnds = CFG_DDR_CS2_BNDS;
  107. im->ddr.cs_config[2] = CFG_DDR_CS2_CONFIG;
  108. im->ddr.timing_cfg_0 = CFG_DDR_TIMING_0;
  109. im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1;
  110. im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;
  111. im->ddr.timing_cfg_3 = CFG_DDR_TIMING_3;
  112. im->ddr.sdram_cfg = CFG_DDR_SDRAM_CFG;
  113. im->ddr.sdram_cfg2 = CFG_DDR_SDRAM_CFG2;
  114. im->ddr.sdram_mode = CFG_DDR_MODE;
  115. im->ddr.sdram_mode2 = CFG_DDR_MODE2;
  116. im->ddr.sdram_interval = CFG_DDR_INTERVAL;
  117. im->ddr.sdram_clk_cntl = CFG_DDR_CLK_CNTL;
  118. #else
  119. im->ddr.csbnds[2].csbnds = 0x0000000f;
  120. im->ddr.cs_config[2] = CFG_DDR_CONFIG;
  121. /* currently we use only one CS, so disable the other banks */
  122. im->ddr.cs_config[0] = 0;
  123. im->ddr.cs_config[1] = 0;
  124. im->ddr.cs_config[3] = 0;
  125. im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1;
  126. im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;
  127. im->ddr.sdram_cfg =
  128. SDRAM_CFG_SREN
  129. #if defined(CONFIG_DDR_2T_TIMING)
  130. | SDRAM_CFG_2T_EN
  131. #endif
  132. | 2 << SDRAM_CFG_SDRAM_TYPE_SHIFT;
  133. #if defined (CONFIG_DDR_32BIT)
  134. /* for 32-bit mode burst length is 8 */
  135. im->ddr.sdram_cfg |= (SDRAM_CFG_32_BE | SDRAM_CFG_8_BE);
  136. #endif
  137. im->ddr.sdram_mode = CFG_DDR_MODE;
  138. im->ddr.sdram_interval = CFG_DDR_INTERVAL;
  139. #endif
  140. udelay(200);
  141. /* enable DDR controller */
  142. im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
  143. return msize;
  144. }
  145. #endif/*!CFG_SPD_EEPROM*/
  146. int checkboard (void)
  147. {
  148. puts("Board: Freescale MPC8349EMDS\n");
  149. return 0;
  150. }
  151. /*
  152. * if MPC8349EMDS is soldered with SDRAM
  153. */
  154. #if defined(CFG_BR2_PRELIM) \
  155. && defined(CFG_OR2_PRELIM) \
  156. && defined(CFG_LBLAWBAR2_PRELIM) \
  157. && defined(CFG_LBLAWAR2_PRELIM)
  158. /*
  159. * Initialize SDRAM memory on the Local Bus.
  160. */
  161. void sdram_init(void)
  162. {
  163. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  164. volatile lbus83xx_t *lbc= &immap->lbus;
  165. uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
  166. puts("\n SDRAM on Local Bus: ");
  167. print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  168. /*
  169. * Setup SDRAM Base and Option Registers, already done in cpu_init.c
  170. */
  171. /* setup mtrpt, lsrt and lbcr for LB bus */
  172. lbc->lbcr = CFG_LBC_LBCR;
  173. lbc->mrtpr = CFG_LBC_MRTPR;
  174. lbc->lsrt = CFG_LBC_LSRT;
  175. asm("sync");
  176. /*
  177. * Configure the SDRAM controller Machine Mode Register.
  178. */
  179. lbc->lsdmr = CFG_LBC_LSDMR_5; /* 0x40636733; normal operation */
  180. lbc->lsdmr = CFG_LBC_LSDMR_1; /* 0x68636733; precharge all the banks */
  181. asm("sync");
  182. *sdram_addr = 0xff;
  183. udelay(100);
  184. lbc->lsdmr = CFG_LBC_LSDMR_2; /* 0x48636733; auto refresh */
  185. asm("sync");
  186. /*1 times*/
  187. *sdram_addr = 0xff;
  188. udelay(100);
  189. /*2 times*/
  190. *sdram_addr = 0xff;
  191. udelay(100);
  192. /*3 times*/
  193. *sdram_addr = 0xff;
  194. udelay(100);
  195. /*4 times*/
  196. *sdram_addr = 0xff;
  197. udelay(100);
  198. /*5 times*/
  199. *sdram_addr = 0xff;
  200. udelay(100);
  201. /*6 times*/
  202. *sdram_addr = 0xff;
  203. udelay(100);
  204. /*7 times*/
  205. *sdram_addr = 0xff;
  206. udelay(100);
  207. /*8 times*/
  208. *sdram_addr = 0xff;
  209. udelay(100);
  210. /* 0x58636733; mode register write operation */
  211. lbc->lsdmr = CFG_LBC_LSDMR_4;
  212. asm("sync");
  213. *sdram_addr = 0xff;
  214. udelay(100);
  215. lbc->lsdmr = CFG_LBC_LSDMR_5; /* 0x40636733; normal operation */
  216. asm("sync");
  217. *sdram_addr = 0xff;
  218. udelay(100);
  219. }
  220. #else
  221. void sdram_init(void)
  222. {
  223. puts(" SDRAM on Local Bus is NOT available!\n");
  224. }
  225. #endif
  226. #if defined(CONFIG_OF_FLAT_TREE) && defined(CONFIG_OF_BOARD_SETUP)
  227. void
  228. ft_board_setup(void *blob, bd_t *bd)
  229. {
  230. u32 *p;
  231. int len;
  232. #ifdef CONFIG_PCI
  233. ft_pci_setup(blob, bd);
  234. #endif
  235. ft_cpu_setup(blob, bd);
  236. p = ft_get_prop(blob, "/memory/reg", &len);
  237. if (p != NULL) {
  238. *p++ = cpu_to_be32(bd->bi_memstart);
  239. *p = cpu_to_be32(bd->bi_memsize);
  240. }
  241. }
  242. #endif