exbitgen.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. #include <asm/u-boot.h>
  2. #include <asm/processor.h>
  3. #include <common.h>
  4. #include "exbitgen.h"
  5. /* ************************************************************************ */
  6. int board_early_init_f (void)
  7. /* ------------------------------------------------------------------------ --
  8. * Purpose :
  9. * Remarks :
  10. * Restrictions:
  11. * See also :
  12. * Example :
  13. * ************************************************************************ */
  14. {
  15. unsigned long i;
  16. /*-------------------------------------------------------------------------+
  17. | Interrupt controller setup for the Walnut board.
  18. | Note: IRQ 0-15 405GP internally generated; active high; level sensitive
  19. | IRQ 16 405GP internally generated; active low; level sensitive
  20. | IRQ 17-24 RESERVED
  21. | IRQ 25 (EXT IRQ 0) FPGA; active high; level sensitive
  22. | IRQ 26 (EXT IRQ 1) SMI; active high; level sensitive
  23. | IRQ 27 (EXT IRQ 2) Not Used
  24. | IRQ 28 (EXT IRQ 3) PCI SLOT 3; active low; level sensitive
  25. | IRQ 29 (EXT IRQ 4) PCI SLOT 2; active low; level sensitive
  26. | IRQ 30 (EXT IRQ 5) PCI SLOT 1; active low; level sensitive
  27. | IRQ 31 (EXT IRQ 6) PCI SLOT 0; active low; level sensitive
  28. | Note for Walnut board:
  29. | An interrupt taken for the FPGA (IRQ 25) indicates that either
  30. | the Mouse, Keyboard, IRDA, or External Expansion caused the
  31. | interrupt. The FPGA must be read to determine which device
  32. | caused the interrupt. The default setting of the FPGA clears
  33. |
  34. +-------------------------------------------------------------------------*/
  35. mtdcr (uicsr, 0xFFFFFFFF); /* clear all ints */
  36. mtdcr (uicer, 0x00000000); /* disable all ints */
  37. mtdcr (uiccr, 0x00000020); /* set all but FPGA SMI to be non-critical */
  38. mtdcr (uicpr, 0xFFFFFF90); /* set int polarities */
  39. mtdcr (uictr, 0x10000000); /* set int trigger levels */
  40. mtdcr (uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority */
  41. mtdcr (uicsr, 0xFFFFFFFF); /* clear all ints */
  42. /* Perform reset of PHY connected to PPC via register in CPLD */
  43. out8 (PHY_CTRL_ADDR, 0x2e); /* activate nRESET,FDX,F100,ANEN, enable output */
  44. for (i = 0; i < 10000000; i++) {
  45. ;
  46. }
  47. out8 (PHY_CTRL_ADDR, 0x2f); /* deactivate nRESET */
  48. return 0;
  49. }
  50. /* ************************************************************************ */
  51. int checkboard (void)
  52. /* ------------------------------------------------------------------------ --
  53. * Purpose :
  54. * Remarks :
  55. * Restrictions:
  56. * See also :
  57. * Example :
  58. * ************************************************************************ */
  59. {
  60. printf ("Exbit H/W id: %d\n", in8 (HW_ID_ADDR));
  61. return (0);
  62. }
  63. /* ************************************************************************ */
  64. long int initdram (int board_type)
  65. /* ------------------------------------------------------------------------ --
  66. * Purpose : Determines size of mounted DRAM.
  67. * Remarks : Size is determined by reading SDRAM configuration registers as
  68. * set up by sdram_init.
  69. * Restrictions:
  70. * See also :
  71. * Example :
  72. * ************************************************************************ */
  73. {
  74. ulong tot_size;
  75. ulong bank_size;
  76. ulong tmp;
  77. tot_size = 0;
  78. mtdcr (memcfga, mem_mb0cf);
  79. tmp = mfdcr (memcfgd);
  80. if (tmp & 0x00000001) {
  81. bank_size = 0x00400000 << ((tmp >> 17) & 0x7);
  82. tot_size += bank_size;
  83. }
  84. mtdcr (memcfga, mem_mb1cf);
  85. tmp = mfdcr (memcfgd);
  86. if (tmp & 0x00000001) {
  87. bank_size = 0x00400000 << ((tmp >> 17) & 0x7);
  88. tot_size += bank_size;
  89. }
  90. mtdcr (memcfga, mem_mb2cf);
  91. tmp = mfdcr (memcfgd);
  92. if (tmp & 0x00000001) {
  93. bank_size = 0x00400000 << ((tmp >> 17) & 0x7);
  94. tot_size += bank_size;
  95. }
  96. mtdcr (memcfga, mem_mb3cf);
  97. tmp = mfdcr (memcfgd);
  98. if (tmp & 0x00000001) {
  99. bank_size = 0x00400000 << ((tmp >> 17) & 0x7);
  100. tot_size += bank_size;
  101. }
  102. return tot_size;
  103. }