adder.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. /*
  2. * Copyright (C) 2004-2005 Arabella Software Ltd.
  3. * Yuli Barcohen <yuli@arabellasw.com>
  4. *
  5. * Support for Analogue&Micro Adder boards family.
  6. * Tested on AdderII and Adder87x.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <mpc8xx.h>
  28. /*
  29. * SDRAM is single Samsung K4S643232F-T70 chip (8MB)
  30. * or single Micron MT48LC4M32B2TG-7 chip (16MB).
  31. * Minimal CPU frequency is 40MHz.
  32. */
  33. static uint sdram_table[] = {
  34. /* Single read (offset 0x00 in UPM RAM) */
  35. 0x1f07fc24, 0xe0aefc04, 0x10adfc04, 0xe0bbbc00,
  36. 0x10f77c44, 0xf3fffc07, 0xfffffc04, 0xfffffc04,
  37. /* Burst read (offset 0x08 in UPM RAM) */
  38. 0x1f07fc24, 0xe0aefc04, 0x10adfc04, 0xf0affc00,
  39. 0xf0affc00, 0xf0affc00, 0xf0affc00, 0x10a77c44,
  40. 0xf7bffc47, 0xfffffc35, 0xfffffc34, 0xfffffc35,
  41. 0xfffffc35, 0x1ff77c35, 0xfffffc34, 0x1fb57c35,
  42. /* Single write (offset 0x18 in UPM RAM) */
  43. 0x1f27fc24, 0xe0aebc04, 0x00b93c00, 0x13f77c47,
  44. 0xfffdfc04, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  45. /* Burst write (offset 0x20 in UPM RAM) */
  46. 0x1f07fc24, 0xeeaebc00, 0x10ad7c00, 0xf0affc00,
  47. 0xf0affc00, 0xe0abbc00, 0x1fb77c47, 0xfffffc04,
  48. 0xfffffc04, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  49. 0xfffffc04, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  50. /* Refresh (offset 0x30 in UPM RAM) */
  51. 0x1ff5fc84, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  52. 0xfffffc84, 0xfffffc07, 0xfffffc04, 0xfffffc04,
  53. 0xfffffc04, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  54. /* Exception (offset 0x3C in UPM RAM) */
  55. 0xfffffc27, 0xfffffc04, 0xfffffc04, 0xfffffc04
  56. };
  57. long int initdram (int board_type)
  58. {
  59. long int msize;
  60. volatile immap_t *immap = (volatile immap_t *)CFG_IMMR;
  61. volatile memctl8xx_t *memctl = &immap->im_memctl;
  62. upmconfig(UPMA, sdram_table, sizeof(sdram_table) / sizeof(uint));
  63. /* Configure SDRAM refresh */
  64. memctl->memc_mptpr = MPTPR_PTP_DIV32; /* BRGCLK/32 */
  65. memctl->memc_mamr = (94 << 24) | CFG_MAMR; /* No refresh */
  66. udelay(200);
  67. /* Run precharge from location 0x15 */
  68. memctl->memc_mar = 0x0;
  69. memctl->memc_mcr = 0x80002115;
  70. udelay(200);
  71. /* Run 8 refresh cycles */
  72. memctl->memc_mcr = 0x80002830;
  73. udelay(200);
  74. /* Run MRS pattern from location 0x16 */
  75. memctl->memc_mar = 0x88;
  76. memctl->memc_mcr = 0x80002116;
  77. udelay(200);
  78. memctl->memc_mamr |= MAMR_PTAE; /* Enable refresh */
  79. memctl->memc_or1 = ~(CFG_SDRAM_MAX_SIZE - 1) | OR_CSNT_SAM;
  80. memctl->memc_br1 = CFG_SDRAM_BASE | BR_PS_32 | BR_MS_UPMA | BR_V;
  81. msize = get_ram_size(CFG_SDRAM_BASE, CFG_SDRAM_MAX_SIZE);
  82. memctl->memc_or1 |= ~(msize - 1);
  83. return msize;
  84. }
  85. int checkboard( void )
  86. {
  87. puts("Board: Adder");
  88. #if defined(CONFIG_MPC885_FAMILY)
  89. puts("87x\n");
  90. #elif defined(CONFIG_MPC866_FAMILY)
  91. puts("II\n");
  92. #endif
  93. return 0;
  94. }