init.S 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /*
  2. *
  3. * See file CREDITS for list of people who contributed to this
  4. * project.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include <asm-offsets.h>
  22. #include <ppc_asm.tmpl>
  23. #include <asm/mmu.h>
  24. #include <config.h>
  25. /**************************************************************************
  26. * TLB TABLE
  27. *
  28. * This table is used by the cpu boot code to setup the initial tlb
  29. * entries. Rather than make broad assumptions in the cpu source tree,
  30. * this table lets each board set things up however they like.
  31. *
  32. * Pointer to the table is returned in r1
  33. *
  34. *************************************************************************/
  35. .section .bootpg,"ax"
  36. .globl tlbtab
  37. tlbtab:
  38. tlbtab_start
  39. /*
  40. * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use the
  41. * speed up boot process. It is patched after relocation to enable SA_I
  42. */
  43. tlbentry( 0xF0000000, SZ_256M, 0xF0000000, 1, AC_RWX | SA_G )
  44. /*
  45. * TLB entries for SDRAM are not needed on this platform. They are
  46. * generated dynamically in the SPD DDR2 detection routine.
  47. */
  48. #ifdef CONFIG_SYS_INIT_RAM_DCACHE
  49. /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
  50. tlbentry( CONFIG_SYS_INIT_RAM_ADDR, SZ_64K, CONFIG_SYS_INIT_RAM_ADDR, 0,
  51. AC_RWX | SA_G )
  52. #endif
  53. /* TLB-entry for PCI Memory */
  54. tlbentry( CONFIG_SYS_PCI_MEMBASE + 0x00000000, SZ_256M,
  55. CONFIG_SYS_PCI_MEMBASE + 0x00000000, 1, AC_RW | SA_IG )
  56. tlbentry( CONFIG_SYS_PCI_MEMBASE + 0x10000000, SZ_256M,
  57. CONFIG_SYS_PCI_MEMBASE + 0x10000000, 1, AC_RW | SA_IG )
  58. tlbentry( CONFIG_SYS_PCI_MEMBASE + 0x20000000, SZ_256M,
  59. CONFIG_SYS_PCI_MEMBASE + 0x20000000, 1, AC_RW | SA_IG )
  60. tlbentry( CONFIG_SYS_PCI_MEMBASE + 0x30000000, SZ_256M,
  61. CONFIG_SYS_PCI_MEMBASE + 0x30000000, 1, AC_RW | SA_IG )
  62. /* TLB-entry for EBC */
  63. tlbentry( CONFIG_SYS_CPLD_BASE, SZ_1K, CONFIG_SYS_CPLD_BASE, 1, AC_RW | SA_IG )
  64. /* TLB-entry for Internal Registers & OCM */
  65. /* I wonder why this must be executable -- lrj@acm.org 2007-10-08 */
  66. tlbentry( 0xE0000000, SZ_16M, 0xE0000000, 0, AC_RWX | SA_I )
  67. /*TLB-entry PCI registers*/
  68. tlbentry( 0xEEC00000, SZ_1K, 0xEEC00000, 1, AC_RW | SA_IG )
  69. /* TLB-entry for peripherals */
  70. tlbentry( 0xEF000000, SZ_16M, 0xEF000000, 1, AC_RW | SA_IG)
  71. /* TLB-entry PCI IO Space - from sr@denx.de */
  72. tlbentry(0xE8000000, SZ_64K, 0xE8000000, 1, AC_RW | SA_IG)
  73. tlbtab_end
  74. #if defined(CONFIG_KORAT_PERMANENT)
  75. .globl korat_branch_absolute
  76. korat_branch_absolute:
  77. mtlr r3
  78. blr
  79. #endif