ctrl_regs.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. */
  9. /*
  10. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  11. * Based on code from spd_sdram.c
  12. * Author: James Yang [at freescale.com]
  13. */
  14. #include <common.h>
  15. #include <asm/fsl_ddr_sdram.h>
  16. #include "ddr.h"
  17. #ifdef CONFIG_MPC85xx
  18. #define _DDR_ADDR CONFIG_SYS_MPC85xx_DDR_ADDR
  19. #elif defined(CONFIG_MPC86xx)
  20. #define _DDR_ADDR CONFIG_SYS_MPC86xx_DDR_ADDR
  21. #else
  22. #error "Undefined _DDR_ADDR"
  23. #endif
  24. u32 fsl_ddr_get_version(void)
  25. {
  26. ccsr_ddr_t *ddr;
  27. u32 ver_major_minor_errata;
  28. ddr = (void *)_DDR_ADDR;
  29. ver_major_minor_errata = (in_be32(&ddr->ip_rev1) & 0xFFFF) << 8;
  30. ver_major_minor_errata |= (in_be32(&ddr->ip_rev2) & 0xFF00) >> 8;
  31. return ver_major_minor_errata;
  32. }
  33. unsigned int picos_to_mclk(unsigned int picos);
  34. /*
  35. * Determine Rtt value.
  36. *
  37. * This should likely be either board or controller specific.
  38. *
  39. * Rtt(nominal) - DDR2:
  40. * 0 = Rtt disabled
  41. * 1 = 75 ohm
  42. * 2 = 150 ohm
  43. * 3 = 50 ohm
  44. * Rtt(nominal) - DDR3:
  45. * 0 = Rtt disabled
  46. * 1 = 60 ohm
  47. * 2 = 120 ohm
  48. * 3 = 40 ohm
  49. * 4 = 20 ohm
  50. * 5 = 30 ohm
  51. *
  52. * FIXME: Apparently 8641 needs a value of 2
  53. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  54. *
  55. * FIXME: There was some effort down this line earlier:
  56. *
  57. * unsigned int i;
  58. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  59. * if (popts->dimmslot[i].num_valid_cs
  60. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  61. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  62. * rtt = 2;
  63. * break;
  64. * }
  65. * }
  66. */
  67. static inline int fsl_ddr_get_rtt(void)
  68. {
  69. int rtt;
  70. #if defined(CONFIG_FSL_DDR1)
  71. rtt = 0;
  72. #elif defined(CONFIG_FSL_DDR2)
  73. rtt = 3;
  74. #else
  75. rtt = 0;
  76. #endif
  77. return rtt;
  78. }
  79. /*
  80. * compute the CAS write latency according to DDR3 spec
  81. * CWL = 5 if tCK >= 2.5ns
  82. * 6 if 2.5ns > tCK >= 1.875ns
  83. * 7 if 1.875ns > tCK >= 1.5ns
  84. * 8 if 1.5ns > tCK >= 1.25ns
  85. * 9 if 1.25ns > tCK >= 1.07ns
  86. * 10 if 1.07ns > tCK >= 0.935ns
  87. * 11 if 0.935ns > tCK >= 0.833ns
  88. * 12 if 0.833ns > tCK >= 0.75ns
  89. */
  90. static inline unsigned int compute_cas_write_latency(void)
  91. {
  92. unsigned int cwl;
  93. const unsigned int mclk_ps = get_memory_clk_period_ps();
  94. if (mclk_ps >= 2500)
  95. cwl = 5;
  96. else if (mclk_ps >= 1875)
  97. cwl = 6;
  98. else if (mclk_ps >= 1500)
  99. cwl = 7;
  100. else if (mclk_ps >= 1250)
  101. cwl = 8;
  102. else if (mclk_ps >= 1070)
  103. cwl = 9;
  104. else if (mclk_ps >= 935)
  105. cwl = 10;
  106. else if (mclk_ps >= 833)
  107. cwl = 11;
  108. else if (mclk_ps >= 750)
  109. cwl = 12;
  110. else {
  111. cwl = 12;
  112. printf("Warning: CWL is out of range\n");
  113. }
  114. return cwl;
  115. }
  116. /* Chip Select Configuration (CSn_CONFIG) */
  117. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  118. const memctl_options_t *popts,
  119. const dimm_params_t *dimm_params)
  120. {
  121. unsigned int cs_n_en = 0; /* Chip Select enable */
  122. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  123. unsigned int intlv_ctl = 0; /* Interleaving control */
  124. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  125. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  126. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  127. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  128. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  129. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  130. int go_config = 0;
  131. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  132. switch (i) {
  133. case 0:
  134. if (dimm_params[dimm_number].n_ranks > 0) {
  135. go_config = 1;
  136. /* These fields only available in CS0_CONFIG */
  137. intlv_en = popts->memctl_interleaving;
  138. intlv_ctl = popts->memctl_interleaving_mode;
  139. }
  140. break;
  141. case 1:
  142. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  143. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  144. go_config = 1;
  145. break;
  146. case 2:
  147. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  148. (dimm_number > 1 && dimm_params[dimm_number].n_ranks > 0))
  149. go_config = 1;
  150. break;
  151. case 3:
  152. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  153. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  154. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  155. go_config = 1;
  156. break;
  157. default:
  158. break;
  159. }
  160. if (go_config) {
  161. unsigned int n_banks_per_sdram_device;
  162. cs_n_en = 1;
  163. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  164. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  165. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  166. n_banks_per_sdram_device
  167. = dimm_params[dimm_number].n_banks_per_sdram_device;
  168. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  169. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  170. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  171. }
  172. ddr->cs[i].config = (0
  173. | ((cs_n_en & 0x1) << 31)
  174. | ((intlv_en & 0x3) << 29)
  175. | ((intlv_ctl & 0xf) << 24)
  176. | ((ap_n_en & 0x1) << 23)
  177. /* XXX: some implementation only have 1 bit starting at left */
  178. | ((odt_rd_cfg & 0x7) << 20)
  179. /* XXX: Some implementation only have 1 bit starting at left */
  180. | ((odt_wr_cfg & 0x7) << 16)
  181. | ((ba_bits_cs_n & 0x3) << 14)
  182. | ((row_bits_cs_n & 0x7) << 8)
  183. | ((col_bits_cs_n & 0x7) << 0)
  184. );
  185. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  186. }
  187. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  188. /* FIXME: 8572 */
  189. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  190. {
  191. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  192. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  193. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  194. }
  195. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  196. #if !defined(CONFIG_FSL_DDR1)
  197. /*
  198. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  199. *
  200. * Avoid writing for DDR I. The new PQ38 DDR controller
  201. * dreams up non-zero default values to be backwards compatible.
  202. */
  203. static void set_timing_cfg_0(fsl_ddr_cfg_regs_t *ddr,
  204. const memctl_options_t *popts)
  205. {
  206. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  207. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  208. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  209. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  210. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  211. /* Active powerdown exit timing (tXARD and tXARDS). */
  212. unsigned char act_pd_exit_mclk;
  213. /* Precharge powerdown exit timing (tXP). */
  214. unsigned char pre_pd_exit_mclk;
  215. /* ODT powerdown exit timing (tAXPD). */
  216. unsigned char taxpd_mclk;
  217. /* Mode register set cycle time (tMRD). */
  218. unsigned char tmrd_mclk;
  219. #ifdef CONFIG_FSL_DDR3
  220. /*
  221. * (tXARD and tXARDS). Empirical?
  222. * The DDR3 spec has not tXARD,
  223. * we use the tXP instead of it.
  224. * tXP=max(3nCK, 7.5ns) for DDR3.
  225. * spec has not the tAXPD, we use
  226. * tAXPD=1, need design to confirm.
  227. */
  228. int tXP = max((get_memory_clk_period_ps() * 3), 7500); /* unit=ps */
  229. unsigned int data_rate = get_ddr_freq(0);
  230. tmrd_mclk = 4;
  231. /* set the turnaround time */
  232. trwt_mclk = 1;
  233. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  234. twrt_mclk = 1;
  235. if (popts->dynamic_power == 0) { /* powerdown is not used */
  236. act_pd_exit_mclk = 1;
  237. pre_pd_exit_mclk = 1;
  238. taxpd_mclk = 1;
  239. } else {
  240. /* act_pd_exit_mclk = tXARD, see above */
  241. act_pd_exit_mclk = picos_to_mclk(tXP);
  242. /* Mode register MR0[A12] is '1' - fast exit */
  243. pre_pd_exit_mclk = act_pd_exit_mclk;
  244. taxpd_mclk = 1;
  245. }
  246. #else /* CONFIG_FSL_DDR2 */
  247. /*
  248. * (tXARD and tXARDS). Empirical?
  249. * tXARD = 2 for DDR2
  250. * tXP=2
  251. * tAXPD=8
  252. */
  253. act_pd_exit_mclk = 2;
  254. pre_pd_exit_mclk = 2;
  255. taxpd_mclk = 8;
  256. tmrd_mclk = 2;
  257. #endif
  258. if (popts->trwt_override)
  259. trwt_mclk = popts->trwt;
  260. ddr->timing_cfg_0 = (0
  261. | ((trwt_mclk & 0x3) << 30) /* RWT */
  262. | ((twrt_mclk & 0x3) << 28) /* WRT */
  263. | ((trrt_mclk & 0x3) << 26) /* RRT */
  264. | ((twwt_mclk & 0x3) << 24) /* WWT */
  265. | ((act_pd_exit_mclk & 0x7) << 20) /* ACT_PD_EXIT */
  266. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  267. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  268. | ((tmrd_mclk & 0xf) << 0) /* MRS_CYC */
  269. );
  270. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  271. }
  272. #endif /* defined(CONFIG_FSL_DDR2) */
  273. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  274. static void set_timing_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  275. const common_timing_params_t *common_dimm,
  276. unsigned int cas_latency)
  277. {
  278. /* Extended Activate to precharge interval (tRAS) */
  279. unsigned int ext_acttopre = 0;
  280. unsigned int ext_refrec; /* Extended refresh recovery time (tRFC) */
  281. unsigned int ext_caslat = 0; /* Extended MCAS latency from READ cmd */
  282. unsigned int cntl_adj = 0; /* Control Adjust */
  283. /* If the tRAS > 19 MCLK, we use the ext mode */
  284. if (picos_to_mclk(common_dimm->tRAS_ps) > 0x13)
  285. ext_acttopre = 1;
  286. ext_refrec = (picos_to_mclk(common_dimm->tRFC_ps) - 8) >> 4;
  287. /* If the CAS latency more than 8, use the ext mode */
  288. if (cas_latency > 8)
  289. ext_caslat = 1;
  290. ddr->timing_cfg_3 = (0
  291. | ((ext_acttopre & 0x1) << 24)
  292. | ((ext_refrec & 0xF) << 16)
  293. | ((ext_caslat & 0x1) << 12)
  294. | ((cntl_adj & 0x7) << 0)
  295. );
  296. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  297. }
  298. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  299. static void set_timing_cfg_1(fsl_ddr_cfg_regs_t *ddr,
  300. const memctl_options_t *popts,
  301. const common_timing_params_t *common_dimm,
  302. unsigned int cas_latency)
  303. {
  304. /* Precharge-to-activate interval (tRP) */
  305. unsigned char pretoact_mclk;
  306. /* Activate to precharge interval (tRAS) */
  307. unsigned char acttopre_mclk;
  308. /* Activate to read/write interval (tRCD) */
  309. unsigned char acttorw_mclk;
  310. /* CASLAT */
  311. unsigned char caslat_ctrl;
  312. /* Refresh recovery time (tRFC) ; trfc_low */
  313. unsigned char refrec_ctrl;
  314. /* Last data to precharge minimum interval (tWR) */
  315. unsigned char wrrec_mclk;
  316. /* Activate-to-activate interval (tRRD) */
  317. unsigned char acttoact_mclk;
  318. /* Last write data pair to read command issue interval (tWTR) */
  319. unsigned char wrtord_mclk;
  320. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  321. static const u8 wrrec_table[] = {
  322. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  323. pretoact_mclk = picos_to_mclk(common_dimm->tRP_ps);
  324. acttopre_mclk = picos_to_mclk(common_dimm->tRAS_ps);
  325. acttorw_mclk = picos_to_mclk(common_dimm->tRCD_ps);
  326. /*
  327. * Translate CAS Latency to a DDR controller field value:
  328. *
  329. * CAS Lat DDR I DDR II Ctrl
  330. * Clocks SPD Bit SPD Bit Value
  331. * ------- ------- ------- -----
  332. * 1.0 0 0001
  333. * 1.5 1 0010
  334. * 2.0 2 2 0011
  335. * 2.5 3 0100
  336. * 3.0 4 3 0101
  337. * 3.5 5 0110
  338. * 4.0 4 0111
  339. * 4.5 1000
  340. * 5.0 5 1001
  341. */
  342. #if defined(CONFIG_FSL_DDR1)
  343. caslat_ctrl = (cas_latency + 1) & 0x07;
  344. #elif defined(CONFIG_FSL_DDR2)
  345. caslat_ctrl = 2 * cas_latency - 1;
  346. #else
  347. /*
  348. * if the CAS latency more than 8 cycle,
  349. * we need set extend bit for it at
  350. * TIMING_CFG_3[EXT_CASLAT]
  351. */
  352. if (cas_latency > 8)
  353. cas_latency -= 8;
  354. caslat_ctrl = 2 * cas_latency - 1;
  355. #endif
  356. refrec_ctrl = picos_to_mclk(common_dimm->tRFC_ps) - 8;
  357. wrrec_mclk = picos_to_mclk(common_dimm->tWR_ps);
  358. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  359. if (popts->OTF_burst_chop_en)
  360. wrrec_mclk += 2;
  361. acttoact_mclk = picos_to_mclk(common_dimm->tRRD_ps);
  362. /*
  363. * JEDEC has min requirement for tRRD
  364. */
  365. #if defined(CONFIG_FSL_DDR3)
  366. if (acttoact_mclk < 4)
  367. acttoact_mclk = 4;
  368. #endif
  369. wrtord_mclk = picos_to_mclk(common_dimm->tWTR_ps);
  370. /*
  371. * JEDEC has some min requirements for tWTR
  372. */
  373. #if defined(CONFIG_FSL_DDR2)
  374. if (wrtord_mclk < 2)
  375. wrtord_mclk = 2;
  376. #elif defined(CONFIG_FSL_DDR3)
  377. if (wrtord_mclk < 4)
  378. wrtord_mclk = 4;
  379. #endif
  380. if (popts->OTF_burst_chop_en)
  381. wrtord_mclk += 2;
  382. ddr->timing_cfg_1 = (0
  383. | ((pretoact_mclk & 0x0F) << 28)
  384. | ((acttopre_mclk & 0x0F) << 24)
  385. | ((acttorw_mclk & 0xF) << 20)
  386. | ((caslat_ctrl & 0xF) << 16)
  387. | ((refrec_ctrl & 0xF) << 12)
  388. | ((wrrec_mclk & 0x0F) << 8)
  389. | ((acttoact_mclk & 0x07) << 4)
  390. | ((wrtord_mclk & 0x07) << 0)
  391. );
  392. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  393. }
  394. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  395. static void set_timing_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  396. const memctl_options_t *popts,
  397. const common_timing_params_t *common_dimm,
  398. unsigned int cas_latency,
  399. unsigned int additive_latency)
  400. {
  401. /* Additive latency */
  402. unsigned char add_lat_mclk;
  403. /* CAS-to-preamble override */
  404. unsigned short cpo;
  405. /* Write latency */
  406. unsigned char wr_lat;
  407. /* Read to precharge (tRTP) */
  408. unsigned char rd_to_pre;
  409. /* Write command to write data strobe timing adjustment */
  410. unsigned char wr_data_delay;
  411. /* Minimum CKE pulse width (tCKE) */
  412. unsigned char cke_pls;
  413. /* Window for four activates (tFAW) */
  414. unsigned short four_act;
  415. /* FIXME add check that this must be less than acttorw_mclk */
  416. add_lat_mclk = additive_latency;
  417. cpo = popts->cpo_override;
  418. #if defined(CONFIG_FSL_DDR1)
  419. /*
  420. * This is a lie. It should really be 1, but if it is
  421. * set to 1, bits overlap into the old controller's
  422. * otherwise unused ACSM field. If we leave it 0, then
  423. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  424. */
  425. wr_lat = 0;
  426. #elif defined(CONFIG_FSL_DDR2)
  427. wr_lat = cas_latency - 1;
  428. #else
  429. wr_lat = compute_cas_write_latency();
  430. #endif
  431. rd_to_pre = picos_to_mclk(common_dimm->tRTP_ps);
  432. /*
  433. * JEDEC has some min requirements for tRTP
  434. */
  435. #if defined(CONFIG_FSL_DDR2)
  436. if (rd_to_pre < 2)
  437. rd_to_pre = 2;
  438. #elif defined(CONFIG_FSL_DDR3)
  439. if (rd_to_pre < 4)
  440. rd_to_pre = 4;
  441. #endif
  442. if (additive_latency)
  443. rd_to_pre += additive_latency;
  444. if (popts->OTF_burst_chop_en)
  445. rd_to_pre += 2; /* according to UM */
  446. wr_data_delay = popts->write_data_delay;
  447. cke_pls = picos_to_mclk(popts->tCKE_clock_pulse_width_ps);
  448. four_act = picos_to_mclk(popts->tFAW_window_four_activates_ps);
  449. ddr->timing_cfg_2 = (0
  450. | ((add_lat_mclk & 0xf) << 28)
  451. | ((cpo & 0x1f) << 23)
  452. | ((wr_lat & 0xf) << 19)
  453. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  454. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  455. | ((cke_pls & 0x7) << 6)
  456. | ((four_act & 0x3f) << 0)
  457. );
  458. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  459. }
  460. /* DDR SDRAM Register Control Word */
  461. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  462. const memctl_options_t *popts,
  463. const common_timing_params_t *common_dimm)
  464. {
  465. if (common_dimm->all_DIMMs_registered
  466. && !common_dimm->all_DIMMs_unbuffered) {
  467. if (popts->rcw_override) {
  468. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  469. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  470. } else {
  471. ddr->ddr_sdram_rcw_1 =
  472. common_dimm->rcw[0] << 28 | \
  473. common_dimm->rcw[1] << 24 | \
  474. common_dimm->rcw[2] << 20 | \
  475. common_dimm->rcw[3] << 16 | \
  476. common_dimm->rcw[4] << 12 | \
  477. common_dimm->rcw[5] << 8 | \
  478. common_dimm->rcw[6] << 4 | \
  479. common_dimm->rcw[7];
  480. ddr->ddr_sdram_rcw_2 =
  481. common_dimm->rcw[8] << 28 | \
  482. common_dimm->rcw[9] << 24 | \
  483. common_dimm->rcw[10] << 20 | \
  484. common_dimm->rcw[11] << 16 | \
  485. common_dimm->rcw[12] << 12 | \
  486. common_dimm->rcw[13] << 8 | \
  487. common_dimm->rcw[14] << 4 | \
  488. common_dimm->rcw[15];
  489. }
  490. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  491. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  492. }
  493. }
  494. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  495. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  496. const memctl_options_t *popts,
  497. const common_timing_params_t *common_dimm)
  498. {
  499. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  500. unsigned int sren; /* Self refresh enable (during sleep) */
  501. unsigned int ecc_en; /* ECC enable. */
  502. unsigned int rd_en; /* Registered DIMM enable */
  503. unsigned int sdram_type; /* Type of SDRAM */
  504. unsigned int dyn_pwr; /* Dynamic power management mode */
  505. unsigned int dbw; /* DRAM dta bus width */
  506. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  507. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  508. unsigned int threeT_en; /* Enable 3T timing */
  509. unsigned int twoT_en; /* Enable 2T timing */
  510. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  511. unsigned int x32_en = 0; /* x32 enable */
  512. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  513. unsigned int hse; /* Global half strength override */
  514. unsigned int mem_halt = 0; /* memory controller halt */
  515. unsigned int bi = 0; /* Bypass initialization */
  516. mem_en = 1;
  517. sren = popts->self_refresh_in_sleep;
  518. if (common_dimm->all_DIMMs_ECC_capable) {
  519. /* Allow setting of ECC only if all DIMMs are ECC. */
  520. ecc_en = popts->ECC_mode;
  521. } else {
  522. ecc_en = 0;
  523. }
  524. if (common_dimm->all_DIMMs_registered
  525. && !common_dimm->all_DIMMs_unbuffered) {
  526. rd_en = 1;
  527. twoT_en = 0;
  528. } else {
  529. rd_en = 0;
  530. twoT_en = popts->twoT_en;
  531. }
  532. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  533. dyn_pwr = popts->dynamic_power;
  534. dbw = popts->data_bus_width;
  535. /* 8-beat burst enable DDR-III case
  536. * we must clear it when use the on-the-fly mode,
  537. * must set it when use the 32-bits bus mode.
  538. */
  539. if (sdram_type == SDRAM_TYPE_DDR3) {
  540. if (popts->burst_length == DDR_BL8)
  541. eight_be = 1;
  542. if (popts->burst_length == DDR_OTF)
  543. eight_be = 0;
  544. if (dbw == 0x1)
  545. eight_be = 1;
  546. }
  547. threeT_en = popts->threeT_en;
  548. ba_intlv_ctl = popts->ba_intlv_ctl;
  549. hse = popts->half_strength_driver_enable;
  550. ddr->ddr_sdram_cfg = (0
  551. | ((mem_en & 0x1) << 31)
  552. | ((sren & 0x1) << 30)
  553. | ((ecc_en & 0x1) << 29)
  554. | ((rd_en & 0x1) << 28)
  555. | ((sdram_type & 0x7) << 24)
  556. | ((dyn_pwr & 0x1) << 21)
  557. | ((dbw & 0x3) << 19)
  558. | ((eight_be & 0x1) << 18)
  559. | ((ncap & 0x1) << 17)
  560. | ((threeT_en & 0x1) << 16)
  561. | ((twoT_en & 0x1) << 15)
  562. | ((ba_intlv_ctl & 0x7F) << 8)
  563. | ((x32_en & 0x1) << 5)
  564. | ((pchb8 & 0x1) << 4)
  565. | ((hse & 0x1) << 3)
  566. | ((mem_halt & 0x1) << 1)
  567. | ((bi & 0x1) << 0)
  568. );
  569. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  570. }
  571. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  572. static void set_ddr_sdram_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  573. const memctl_options_t *popts,
  574. const unsigned int unq_mrs_en)
  575. {
  576. unsigned int frc_sr = 0; /* Force self refresh */
  577. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  578. unsigned int dll_rst_dis; /* DLL reset disable */
  579. unsigned int dqs_cfg; /* DQS configuration */
  580. unsigned int odt_cfg; /* ODT configuration */
  581. unsigned int num_pr; /* Number of posted refreshes */
  582. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  583. unsigned int ap_en; /* Address Parity Enable */
  584. unsigned int d_init; /* DRAM data initialization */
  585. unsigned int rcw_en = 0; /* Register Control Word Enable */
  586. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  587. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  588. dll_rst_dis = 1; /* Make this configurable */
  589. dqs_cfg = popts->DQS_config;
  590. if (popts->cs_local_opts[0].odt_rd_cfg
  591. || popts->cs_local_opts[0].odt_wr_cfg) {
  592. /* FIXME */
  593. odt_cfg = 2;
  594. } else {
  595. odt_cfg = 0;
  596. }
  597. num_pr = 1; /* Make this configurable */
  598. /*
  599. * 8572 manual says
  600. * {TIMING_CFG_1[PRETOACT]
  601. * + [DDR_SDRAM_CFG_2[NUM_PR]
  602. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  603. * << DDR_SDRAM_INTERVAL[REFINT]
  604. */
  605. #if defined(CONFIG_FSL_DDR3)
  606. obc_cfg = popts->OTF_burst_chop_en;
  607. #else
  608. obc_cfg = 0;
  609. #endif
  610. if (popts->registered_dimm_en) {
  611. rcw_en = 1;
  612. ap_en = popts->ap_en;
  613. } else {
  614. rcw_en = 0;
  615. ap_en = 0;
  616. }
  617. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  618. /* Use the DDR controller to auto initialize memory. */
  619. d_init = popts->ECC_init_using_memctl;
  620. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  621. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  622. #else
  623. /* Memory will be initialized via DMA, or not at all. */
  624. d_init = 0;
  625. #endif
  626. #if defined(CONFIG_FSL_DDR3)
  627. md_en = popts->mirrored_dimm;
  628. #endif
  629. qd_en = popts->quad_rank_present ? 1 : 0;
  630. ddr->ddr_sdram_cfg_2 = (0
  631. | ((frc_sr & 0x1) << 31)
  632. | ((sr_ie & 0x1) << 30)
  633. | ((dll_rst_dis & 0x1) << 29)
  634. | ((dqs_cfg & 0x3) << 26)
  635. | ((odt_cfg & 0x3) << 21)
  636. | ((num_pr & 0xf) << 12)
  637. | (qd_en << 9)
  638. | (unq_mrs_en << 8)
  639. | ((obc_cfg & 0x1) << 6)
  640. | ((ap_en & 0x1) << 5)
  641. | ((d_init & 0x1) << 4)
  642. #ifdef CONFIG_FSL_DDR3
  643. | ((rcw_en & 0x1) << 2)
  644. #endif
  645. | ((md_en & 0x1) << 0)
  646. );
  647. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  648. }
  649. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  650. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  651. const memctl_options_t *popts,
  652. const unsigned int unq_mrs_en)
  653. {
  654. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  655. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  656. #if defined(CONFIG_FSL_DDR3)
  657. int i;
  658. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  659. unsigned int srt = 0; /* self-refresh temerature, normal range */
  660. unsigned int asr = 0; /* auto self-refresh disable */
  661. unsigned int cwl = compute_cas_write_latency() - 5;
  662. unsigned int pasr = 0; /* partial array self refresh disable */
  663. if (popts->rtt_override)
  664. rtt_wr = popts->rtt_wr_override_value;
  665. else
  666. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  667. esdmode2 = (0
  668. | ((rtt_wr & 0x3) << 9)
  669. | ((srt & 0x1) << 7)
  670. | ((asr & 0x1) << 6)
  671. | ((cwl & 0x7) << 3)
  672. | ((pasr & 0x7) << 0));
  673. #endif
  674. ddr->ddr_sdram_mode_2 = (0
  675. | ((esdmode2 & 0xFFFF) << 16)
  676. | ((esdmode3 & 0xFFFF) << 0)
  677. );
  678. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  679. #ifdef CONFIG_FSL_DDR3
  680. if (unq_mrs_en) { /* unique mode registers are supported */
  681. for (i = 1; i < 4; i++) {
  682. if (popts->rtt_override)
  683. rtt_wr = popts->rtt_wr_override_value;
  684. else
  685. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  686. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  687. esdmode2 |= (rtt_wr & 0x3) << 9;
  688. switch (i) {
  689. case 1:
  690. ddr->ddr_sdram_mode_4 = (0
  691. | ((esdmode2 & 0xFFFF) << 16)
  692. | ((esdmode3 & 0xFFFF) << 0)
  693. );
  694. break;
  695. case 2:
  696. ddr->ddr_sdram_mode_6 = (0
  697. | ((esdmode2 & 0xFFFF) << 16)
  698. | ((esdmode3 & 0xFFFF) << 0)
  699. );
  700. break;
  701. case 3:
  702. ddr->ddr_sdram_mode_8 = (0
  703. | ((esdmode2 & 0xFFFF) << 16)
  704. | ((esdmode3 & 0xFFFF) << 0)
  705. );
  706. break;
  707. }
  708. }
  709. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  710. ddr->ddr_sdram_mode_4);
  711. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  712. ddr->ddr_sdram_mode_6);
  713. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  714. ddr->ddr_sdram_mode_8);
  715. }
  716. #endif
  717. }
  718. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  719. static void set_ddr_sdram_interval(fsl_ddr_cfg_regs_t *ddr,
  720. const memctl_options_t *popts,
  721. const common_timing_params_t *common_dimm)
  722. {
  723. unsigned int refint; /* Refresh interval */
  724. unsigned int bstopre; /* Precharge interval */
  725. refint = picos_to_mclk(common_dimm->refresh_rate_ps);
  726. bstopre = popts->bstopre;
  727. /* refint field used 0x3FFF in earlier controllers */
  728. ddr->ddr_sdram_interval = (0
  729. | ((refint & 0xFFFF) << 16)
  730. | ((bstopre & 0x3FFF) << 0)
  731. );
  732. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  733. }
  734. #if defined(CONFIG_FSL_DDR3)
  735. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  736. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  737. const memctl_options_t *popts,
  738. const common_timing_params_t *common_dimm,
  739. unsigned int cas_latency,
  740. unsigned int additive_latency,
  741. const unsigned int unq_mrs_en)
  742. {
  743. unsigned short esdmode; /* Extended SDRAM mode */
  744. unsigned short sdmode; /* SDRAM mode */
  745. /* Mode Register - MR1 */
  746. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  747. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  748. unsigned int rtt;
  749. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  750. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  751. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  752. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  753. 1=Disable (Test/Debug) */
  754. /* Mode Register - MR0 */
  755. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  756. unsigned int wr; /* Write Recovery */
  757. unsigned int dll_rst; /* DLL Reset */
  758. unsigned int mode; /* Normal=0 or Test=1 */
  759. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  760. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  761. unsigned int bt;
  762. unsigned int bl; /* BL: Burst Length */
  763. unsigned int wr_mclk;
  764. /*
  765. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  766. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  767. * for this table
  768. */
  769. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  770. const unsigned int mclk_ps = get_memory_clk_period_ps();
  771. int i;
  772. if (popts->rtt_override)
  773. rtt = popts->rtt_override_value;
  774. else
  775. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  776. if (additive_latency == (cas_latency - 1))
  777. al = 1;
  778. if (additive_latency == (cas_latency - 2))
  779. al = 2;
  780. if (popts->quad_rank_present)
  781. dic = 1; /* output driver impedance 240/7 ohm */
  782. /*
  783. * The esdmode value will also be used for writing
  784. * MR1 during write leveling for DDR3, although the
  785. * bits specifically related to the write leveling
  786. * scheme will be handled automatically by the DDR
  787. * controller. so we set the wrlvl_en = 0 here.
  788. */
  789. esdmode = (0
  790. | ((qoff & 0x1) << 12)
  791. | ((tdqs_en & 0x1) << 11)
  792. | ((rtt & 0x4) << 7) /* rtt field is split */
  793. | ((wrlvl_en & 0x1) << 7)
  794. | ((rtt & 0x2) << 5) /* rtt field is split */
  795. | ((dic & 0x2) << 4) /* DIC field is split */
  796. | ((al & 0x3) << 3)
  797. | ((rtt & 0x1) << 2) /* rtt field is split */
  798. | ((dic & 0x1) << 1) /* DIC field is split */
  799. | ((dll_en & 0x1) << 0)
  800. );
  801. /*
  802. * DLL control for precharge PD
  803. * 0=slow exit DLL off (tXPDLL)
  804. * 1=fast exit DLL on (tXP)
  805. */
  806. dll_on = 1;
  807. wr_mclk = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps;
  808. wr = wr_table[wr_mclk - 5];
  809. dll_rst = 0; /* dll no reset */
  810. mode = 0; /* normal mode */
  811. /* look up table to get the cas latency bits */
  812. if (cas_latency >= 5 && cas_latency <= 11) {
  813. unsigned char cas_latency_table[7] = {
  814. 0x2, /* 5 clocks */
  815. 0x4, /* 6 clocks */
  816. 0x6, /* 7 clocks */
  817. 0x8, /* 8 clocks */
  818. 0xa, /* 9 clocks */
  819. 0xc, /* 10 clocks */
  820. 0xe /* 11 clocks */
  821. };
  822. caslat = cas_latency_table[cas_latency - 5];
  823. }
  824. bt = 0; /* Nibble sequential */
  825. switch (popts->burst_length) {
  826. case DDR_BL8:
  827. bl = 0;
  828. break;
  829. case DDR_OTF:
  830. bl = 1;
  831. break;
  832. case DDR_BC4:
  833. bl = 2;
  834. break;
  835. default:
  836. printf("Error: invalid burst length of %u specified. "
  837. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  838. popts->burst_length);
  839. bl = 1;
  840. break;
  841. }
  842. sdmode = (0
  843. | ((dll_on & 0x1) << 12)
  844. | ((wr & 0x7) << 9)
  845. | ((dll_rst & 0x1) << 8)
  846. | ((mode & 0x1) << 7)
  847. | (((caslat >> 1) & 0x7) << 4)
  848. | ((bt & 0x1) << 3)
  849. | ((bl & 0x3) << 0)
  850. );
  851. ddr->ddr_sdram_mode = (0
  852. | ((esdmode & 0xFFFF) << 16)
  853. | ((sdmode & 0xFFFF) << 0)
  854. );
  855. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  856. if (unq_mrs_en) { /* unique mode registers are supported */
  857. for (i = 1; i < 4; i++) {
  858. if (popts->rtt_override)
  859. rtt = popts->rtt_override_value;
  860. else
  861. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  862. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  863. esdmode |= (0
  864. | ((rtt & 0x4) << 7) /* rtt field is split */
  865. | ((rtt & 0x2) << 5) /* rtt field is split */
  866. | ((rtt & 0x1) << 2) /* rtt field is split */
  867. );
  868. switch (i) {
  869. case 1:
  870. ddr->ddr_sdram_mode_3 = (0
  871. | ((esdmode & 0xFFFF) << 16)
  872. | ((sdmode & 0xFFFF) << 0)
  873. );
  874. break;
  875. case 2:
  876. ddr->ddr_sdram_mode_5 = (0
  877. | ((esdmode & 0xFFFF) << 16)
  878. | ((sdmode & 0xFFFF) << 0)
  879. );
  880. break;
  881. case 3:
  882. ddr->ddr_sdram_mode_7 = (0
  883. | ((esdmode & 0xFFFF) << 16)
  884. | ((sdmode & 0xFFFF) << 0)
  885. );
  886. break;
  887. }
  888. }
  889. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  890. ddr->ddr_sdram_mode_3);
  891. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  892. ddr->ddr_sdram_mode_5);
  893. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  894. ddr->ddr_sdram_mode_5);
  895. }
  896. }
  897. #else /* !CONFIG_FSL_DDR3 */
  898. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  899. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  900. const memctl_options_t *popts,
  901. const common_timing_params_t *common_dimm,
  902. unsigned int cas_latency,
  903. unsigned int additive_latency,
  904. const unsigned int unq_mrs_en)
  905. {
  906. unsigned short esdmode; /* Extended SDRAM mode */
  907. unsigned short sdmode; /* SDRAM mode */
  908. /*
  909. * FIXME: This ought to be pre-calculated in a
  910. * technology-specific routine,
  911. * e.g. compute_DDR2_mode_register(), and then the
  912. * sdmode and esdmode passed in as part of common_dimm.
  913. */
  914. /* Extended Mode Register */
  915. unsigned int mrs = 0; /* Mode Register Set */
  916. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  917. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  918. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  919. unsigned int ocd = 0; /* 0x0=OCD not supported,
  920. 0x7=OCD default state */
  921. unsigned int rtt;
  922. unsigned int al; /* Posted CAS# additive latency (AL) */
  923. unsigned int ods = 0; /* Output Drive Strength:
  924. 0 = Full strength (18ohm)
  925. 1 = Reduced strength (4ohm) */
  926. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  927. 1=Disable (Test/Debug) */
  928. /* Mode Register (MR) */
  929. unsigned int mr; /* Mode Register Definition */
  930. unsigned int pd; /* Power-Down Mode */
  931. unsigned int wr; /* Write Recovery */
  932. unsigned int dll_res; /* DLL Reset */
  933. unsigned int mode; /* Normal=0 or Test=1 */
  934. unsigned int caslat = 0;/* CAS# latency */
  935. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  936. unsigned int bt;
  937. unsigned int bl; /* BL: Burst Length */
  938. #if defined(CONFIG_FSL_DDR2)
  939. const unsigned int mclk_ps = get_memory_clk_period_ps();
  940. #endif
  941. rtt = fsl_ddr_get_rtt();
  942. al = additive_latency;
  943. esdmode = (0
  944. | ((mrs & 0x3) << 14)
  945. | ((outputs & 0x1) << 12)
  946. | ((rdqs_en & 0x1) << 11)
  947. | ((dqs_en & 0x1) << 10)
  948. | ((ocd & 0x7) << 7)
  949. | ((rtt & 0x2) << 5) /* rtt field is split */
  950. | ((al & 0x7) << 3)
  951. | ((rtt & 0x1) << 2) /* rtt field is split */
  952. | ((ods & 0x1) << 1)
  953. | ((dll_en & 0x1) << 0)
  954. );
  955. mr = 0; /* FIXME: CHECKME */
  956. /*
  957. * 0 = Fast Exit (Normal)
  958. * 1 = Slow Exit (Low Power)
  959. */
  960. pd = 0;
  961. #if defined(CONFIG_FSL_DDR1)
  962. wr = 0; /* Historical */
  963. #elif defined(CONFIG_FSL_DDR2)
  964. wr = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps - 1;
  965. #endif
  966. dll_res = 0;
  967. mode = 0;
  968. #if defined(CONFIG_FSL_DDR1)
  969. if (1 <= cas_latency && cas_latency <= 4) {
  970. unsigned char mode_caslat_table[4] = {
  971. 0x5, /* 1.5 clocks */
  972. 0x2, /* 2.0 clocks */
  973. 0x6, /* 2.5 clocks */
  974. 0x3 /* 3.0 clocks */
  975. };
  976. caslat = mode_caslat_table[cas_latency - 1];
  977. } else {
  978. printf("Warning: unknown cas_latency %d\n", cas_latency);
  979. }
  980. #elif defined(CONFIG_FSL_DDR2)
  981. caslat = cas_latency;
  982. #endif
  983. bt = 0;
  984. switch (popts->burst_length) {
  985. case DDR_BL4:
  986. bl = 2;
  987. break;
  988. case DDR_BL8:
  989. bl = 3;
  990. break;
  991. default:
  992. printf("Error: invalid burst length of %u specified. "
  993. " Defaulting to 4 beats.\n",
  994. popts->burst_length);
  995. bl = 2;
  996. break;
  997. }
  998. sdmode = (0
  999. | ((mr & 0x3) << 14)
  1000. | ((pd & 0x1) << 12)
  1001. | ((wr & 0x7) << 9)
  1002. | ((dll_res & 0x1) << 8)
  1003. | ((mode & 0x1) << 7)
  1004. | ((caslat & 0x7) << 4)
  1005. | ((bt & 0x1) << 3)
  1006. | ((bl & 0x7) << 0)
  1007. );
  1008. ddr->ddr_sdram_mode = (0
  1009. | ((esdmode & 0xFFFF) << 16)
  1010. | ((sdmode & 0xFFFF) << 0)
  1011. );
  1012. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1013. }
  1014. #endif
  1015. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1016. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1017. {
  1018. unsigned int init_value; /* Initialization value */
  1019. init_value = 0xDEADBEEF;
  1020. ddr->ddr_data_init = init_value;
  1021. }
  1022. /*
  1023. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1024. * The old controller on the 8540/60 doesn't have this register.
  1025. * Hope it's OK to set it (to 0) anyway.
  1026. */
  1027. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1028. const memctl_options_t *popts)
  1029. {
  1030. unsigned int clk_adjust; /* Clock adjust */
  1031. clk_adjust = popts->clk_adjust;
  1032. ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
  1033. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1034. }
  1035. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1036. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1037. {
  1038. unsigned int init_addr = 0; /* Initialization address */
  1039. ddr->ddr_init_addr = init_addr;
  1040. }
  1041. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1042. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1043. {
  1044. unsigned int uia = 0; /* Use initialization address */
  1045. unsigned int init_ext_addr = 0; /* Initialization address */
  1046. ddr->ddr_init_ext_addr = (0
  1047. | ((uia & 0x1) << 31)
  1048. | (init_ext_addr & 0xF)
  1049. );
  1050. }
  1051. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1052. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1053. const memctl_options_t *popts)
  1054. {
  1055. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1056. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1057. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1058. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1059. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1060. #if defined(CONFIG_FSL_DDR3)
  1061. if (popts->burst_length == DDR_BL8) {
  1062. /* We set BL/2 for fixed BL8 */
  1063. rrt = 0; /* BL/2 clocks */
  1064. wwt = 0; /* BL/2 clocks */
  1065. } else {
  1066. /* We need to set BL/2 + 2 to BC4 and OTF */
  1067. rrt = 2; /* BL/2 + 2 clocks */
  1068. wwt = 2; /* BL/2 + 2 clocks */
  1069. }
  1070. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1071. #endif
  1072. ddr->timing_cfg_4 = (0
  1073. | ((rwt & 0xf) << 28)
  1074. | ((wrt & 0xf) << 24)
  1075. | ((rrt & 0xf) << 20)
  1076. | ((wwt & 0xf) << 16)
  1077. | (dll_lock & 0x3)
  1078. );
  1079. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1080. }
  1081. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1082. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1083. {
  1084. unsigned int rodt_on = 0; /* Read to ODT on */
  1085. unsigned int rodt_off = 0; /* Read to ODT off */
  1086. unsigned int wodt_on = 0; /* Write to ODT on */
  1087. unsigned int wodt_off = 0; /* Write to ODT off */
  1088. #if defined(CONFIG_FSL_DDR3)
  1089. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1090. rodt_on = cas_latency - ((ddr->timing_cfg_2 & 0x00780000) >> 19) + 1;
  1091. rodt_off = 4; /* 4 clocks */
  1092. wodt_on = 1; /* 1 clocks */
  1093. wodt_off = 4; /* 4 clocks */
  1094. #endif
  1095. ddr->timing_cfg_5 = (0
  1096. | ((rodt_on & 0x1f) << 24)
  1097. | ((rodt_off & 0x7) << 20)
  1098. | ((wodt_on & 0x1f) << 12)
  1099. | ((wodt_off & 0x7) << 8)
  1100. );
  1101. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1102. }
  1103. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1104. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1105. {
  1106. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1107. /* Normal Operation Full Calibration Time (tZQoper) */
  1108. unsigned int zqoper = 0;
  1109. /* Normal Operation Short Calibration Time (tZQCS) */
  1110. unsigned int zqcs = 0;
  1111. if (zq_en) {
  1112. zqinit = 9; /* 512 clocks */
  1113. zqoper = 8; /* 256 clocks */
  1114. zqcs = 6; /* 64 clocks */
  1115. }
  1116. ddr->ddr_zq_cntl = (0
  1117. | ((zq_en & 0x1) << 31)
  1118. | ((zqinit & 0xF) << 24)
  1119. | ((zqoper & 0xF) << 16)
  1120. | ((zqcs & 0xF) << 8)
  1121. );
  1122. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1123. }
  1124. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1125. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1126. const memctl_options_t *popts)
  1127. {
  1128. /*
  1129. * First DQS pulse rising edge after margining mode
  1130. * is programmed (tWL_MRD)
  1131. */
  1132. unsigned int wrlvl_mrd = 0;
  1133. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1134. unsigned int wrlvl_odten = 0;
  1135. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1136. unsigned int wrlvl_dqsen = 0;
  1137. /* WRLVL_SMPL: Write leveling sample time */
  1138. unsigned int wrlvl_smpl = 0;
  1139. /* WRLVL_WLR: Write leveling repeition time */
  1140. unsigned int wrlvl_wlr = 0;
  1141. /* WRLVL_START: Write leveling start time */
  1142. unsigned int wrlvl_start = 0;
  1143. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1144. if (wrlvl_en) {
  1145. /* tWL_MRD min = 40 nCK, we set it 64 */
  1146. wrlvl_mrd = 0x6;
  1147. /* tWL_ODTEN 128 */
  1148. wrlvl_odten = 0x7;
  1149. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1150. wrlvl_dqsen = 0x5;
  1151. /*
  1152. * Write leveling sample time at least need 6 clocks
  1153. * higher than tWLO to allow enough time for progagation
  1154. * delay and sampling the prime data bits.
  1155. */
  1156. wrlvl_smpl = 0xf;
  1157. /*
  1158. * Write leveling repetition time
  1159. * at least tWLO + 6 clocks clocks
  1160. * we set it 64
  1161. */
  1162. wrlvl_wlr = 0x6;
  1163. /*
  1164. * Write leveling start time
  1165. * The value use for the DQS_ADJUST for the first sample
  1166. * when write leveling is enabled. It probably needs to be
  1167. * overriden per platform.
  1168. */
  1169. wrlvl_start = 0x8;
  1170. /*
  1171. * Override the write leveling sample and start time
  1172. * according to specific board
  1173. */
  1174. if (popts->wrlvl_override) {
  1175. wrlvl_smpl = popts->wrlvl_sample;
  1176. wrlvl_start = popts->wrlvl_start;
  1177. }
  1178. }
  1179. ddr->ddr_wrlvl_cntl = (0
  1180. | ((wrlvl_en & 0x1) << 31)
  1181. | ((wrlvl_mrd & 0x7) << 24)
  1182. | ((wrlvl_odten & 0x7) << 20)
  1183. | ((wrlvl_dqsen & 0x7) << 16)
  1184. | ((wrlvl_smpl & 0xf) << 12)
  1185. | ((wrlvl_wlr & 0x7) << 8)
  1186. | ((wrlvl_start & 0x1F) << 0)
  1187. );
  1188. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1189. }
  1190. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1191. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1192. {
  1193. /* Self Refresh Idle Threshold */
  1194. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1195. }
  1196. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1197. {
  1198. if (popts->addr_hash) {
  1199. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1200. puts("Address hashing enabled.\n");
  1201. }
  1202. }
  1203. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1204. {
  1205. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1206. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1207. }
  1208. unsigned int
  1209. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1210. {
  1211. unsigned int res = 0;
  1212. /*
  1213. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1214. * not set at the same time.
  1215. */
  1216. if (ddr->ddr_sdram_cfg & 0x10000000
  1217. && ddr->ddr_sdram_cfg & 0x00008000) {
  1218. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1219. " should not be set at the same time.\n");
  1220. res++;
  1221. }
  1222. return res;
  1223. }
  1224. unsigned int
  1225. compute_fsl_memctl_config_regs(const memctl_options_t *popts,
  1226. fsl_ddr_cfg_regs_t *ddr,
  1227. const common_timing_params_t *common_dimm,
  1228. const dimm_params_t *dimm_params,
  1229. unsigned int dbw_cap_adj,
  1230. unsigned int size_only)
  1231. {
  1232. unsigned int i;
  1233. unsigned int cas_latency;
  1234. unsigned int additive_latency;
  1235. unsigned int sr_it;
  1236. unsigned int zq_en;
  1237. unsigned int wrlvl_en;
  1238. unsigned int ip_rev = 0;
  1239. unsigned int unq_mrs_en = 0;
  1240. int cs_en = 1;
  1241. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1242. if (common_dimm == NULL) {
  1243. printf("Error: subset DIMM params struct null pointer\n");
  1244. return 1;
  1245. }
  1246. /*
  1247. * Process overrides first.
  1248. *
  1249. * FIXME: somehow add dereated caslat to this
  1250. */
  1251. cas_latency = (popts->cas_latency_override)
  1252. ? popts->cas_latency_override_value
  1253. : common_dimm->lowest_common_SPD_caslat;
  1254. additive_latency = (popts->additive_latency_override)
  1255. ? popts->additive_latency_override_value
  1256. : common_dimm->additive_latency;
  1257. sr_it = (popts->auto_self_refresh_en)
  1258. ? popts->sr_it
  1259. : 0;
  1260. /* ZQ calibration */
  1261. zq_en = (popts->zq_en) ? 1 : 0;
  1262. /* write leveling */
  1263. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  1264. /* Chip Select Memory Bounds (CSn_BNDS) */
  1265. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1266. unsigned long long ea = 0, sa = 0;
  1267. unsigned int cs_per_dimm
  1268. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  1269. unsigned int dimm_number
  1270. = i / cs_per_dimm;
  1271. unsigned long long rank_density
  1272. = dimm_params[dimm_number].rank_density;
  1273. if (((i == 1) && (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1)) ||
  1274. ((i == 2) && (popts->ba_intlv_ctl & 0x04)) ||
  1275. ((i == 3) && (popts->ba_intlv_ctl & FSL_DDR_CS2_CS3))) {
  1276. /*
  1277. * Don't set up boundaries for unused CS
  1278. * cs1 for cs0_cs1, cs0_cs1_and_cs2_cs3, cs0_cs1_cs2_cs3
  1279. * cs2 for cs0_cs1_cs2_cs3
  1280. * cs3 for cs2_cs3, cs0_cs1_and_cs2_cs3, cs0_cs1_cs2_cs3
  1281. * But we need to set the ODT_RD_CFG and
  1282. * ODT_WR_CFG for CS1_CONFIG here.
  1283. */
  1284. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  1285. continue;
  1286. }
  1287. if (dimm_params[dimm_number].n_ranks == 0) {
  1288. debug("Skipping setup of CS%u "
  1289. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  1290. continue;
  1291. }
  1292. if (popts->memctl_interleaving && popts->ba_intlv_ctl) {
  1293. /*
  1294. * This works superbank 2CS
  1295. * There are 2 or more memory controllers configured
  1296. * identically, memory is interleaved between them,
  1297. * and each controller uses rank interleaving within
  1298. * itself. Therefore the starting and ending address
  1299. * on each controller is twice the amount present on
  1300. * each controller. If any CS is not included in the
  1301. * interleaving, the memory on that CS is not accssible
  1302. * and the total memory size is reduced. The CS is also
  1303. * disabled.
  1304. */
  1305. unsigned long long ctlr_density = 0;
  1306. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1307. case FSL_DDR_CS0_CS1:
  1308. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1309. ctlr_density = dimm_params[0].rank_density * 2;
  1310. if (i > 1)
  1311. cs_en = 0;
  1312. break;
  1313. case FSL_DDR_CS2_CS3:
  1314. ctlr_density = dimm_params[0].rank_density;
  1315. if (i > 0)
  1316. cs_en = 0;
  1317. break;
  1318. case FSL_DDR_CS0_CS1_CS2_CS3:
  1319. /*
  1320. * The four CS interleaving should have been verified by
  1321. * populate_memctl_options()
  1322. */
  1323. ctlr_density = dimm_params[0].rank_density * 4;
  1324. break;
  1325. default:
  1326. break;
  1327. }
  1328. ea = (CONFIG_NUM_DDR_CONTROLLERS *
  1329. (ctlr_density >> dbw_cap_adj)) - 1;
  1330. }
  1331. else if (!popts->memctl_interleaving && popts->ba_intlv_ctl) {
  1332. /*
  1333. * If memory interleaving between controllers is NOT
  1334. * enabled, the starting address for each memory
  1335. * controller is distinct. However, because rank
  1336. * interleaving is enabled, the starting and ending
  1337. * addresses of the total memory on that memory
  1338. * controller needs to be programmed into its
  1339. * respective CS0_BNDS.
  1340. */
  1341. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1342. case FSL_DDR_CS0_CS1_CS2_CS3:
  1343. /* CS0+CS1+CS2+CS3 interleaving, only CS0_CNDS
  1344. * needs to be set.
  1345. */
  1346. sa = common_dimm->base_address;
  1347. ea = sa + (4 * (rank_density >> dbw_cap_adj))-1;
  1348. break;
  1349. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1350. /* CS0+CS1 and CS2+CS3 interleaving, CS0_CNDS
  1351. * and CS2_CNDS need to be set.
  1352. */
  1353. if ((i == 2) && (dimm_number == 0)) {
  1354. sa = dimm_params[dimm_number].base_address +
  1355. 2 * (rank_density >> dbw_cap_adj);
  1356. ea = sa + 2 * (rank_density >> dbw_cap_adj) - 1;
  1357. } else {
  1358. sa = dimm_params[dimm_number].base_address;
  1359. ea = sa + (2 * (rank_density >>
  1360. dbw_cap_adj)) - 1;
  1361. }
  1362. break;
  1363. case FSL_DDR_CS0_CS1:
  1364. /* CS0+CS1 interleaving, CS0_CNDS needs
  1365. * to be set
  1366. */
  1367. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1368. sa = dimm_params[dimm_number].base_address;
  1369. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1370. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1371. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1372. } else {
  1373. sa = 0;
  1374. ea = 0;
  1375. }
  1376. if (i == 0)
  1377. ea += (rank_density >> dbw_cap_adj);
  1378. break;
  1379. case FSL_DDR_CS2_CS3:
  1380. /* CS2+CS3 interleaving*/
  1381. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1382. sa = dimm_params[dimm_number].base_address;
  1383. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1384. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1385. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1386. } else {
  1387. sa = 0;
  1388. ea = 0;
  1389. }
  1390. if (i == 2)
  1391. ea += (rank_density >> dbw_cap_adj);
  1392. break;
  1393. default: /* No bank(chip-select) interleaving */
  1394. break;
  1395. }
  1396. }
  1397. else if (popts->memctl_interleaving && !popts->ba_intlv_ctl) {
  1398. /*
  1399. * Only the rank on CS0 of each memory controller may
  1400. * be used if memory controller interleaving is used
  1401. * without rank interleaving within each memory
  1402. * controller. However, the ending address programmed
  1403. * into each CS0 must be the sum of the amount of
  1404. * memory in the two CS0 ranks.
  1405. */
  1406. if (i == 0) {
  1407. ea = (2 * (rank_density >> dbw_cap_adj)) - 1;
  1408. }
  1409. }
  1410. else if (!popts->memctl_interleaving && !popts->ba_intlv_ctl) {
  1411. /*
  1412. * No rank interleaving and no memory controller
  1413. * interleaving.
  1414. */
  1415. sa = dimm_params[dimm_number].base_address;
  1416. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1417. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1418. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1419. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1420. } else {
  1421. sa = 0;
  1422. ea = 0;
  1423. }
  1424. }
  1425. sa >>= 24;
  1426. ea >>= 24;
  1427. ddr->cs[i].bnds = (0
  1428. | ((sa & 0xFFF) << 16) /* starting address MSB */
  1429. | ((ea & 0xFFF) << 0) /* ending address MSB */
  1430. );
  1431. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  1432. if (cs_en) {
  1433. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  1434. set_csn_config_2(i, ddr);
  1435. } else
  1436. printf("CS%d is disabled.\n", i);
  1437. }
  1438. /*
  1439. * In the case we only need to compute the ddr sdram size, we only need
  1440. * to set csn registers, so return from here.
  1441. */
  1442. if (size_only)
  1443. return 0;
  1444. set_ddr_eor(ddr, popts);
  1445. #if !defined(CONFIG_FSL_DDR1)
  1446. set_timing_cfg_0(ddr, popts);
  1447. #endif
  1448. set_timing_cfg_3(ddr, common_dimm, cas_latency);
  1449. set_timing_cfg_1(ddr, popts, common_dimm, cas_latency);
  1450. set_timing_cfg_2(ddr, popts, common_dimm,
  1451. cas_latency, additive_latency);
  1452. set_ddr_cdr1(ddr, popts);
  1453. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  1454. ip_rev = fsl_ddr_get_version();
  1455. if (ip_rev > 0x40400)
  1456. unq_mrs_en = 1;
  1457. set_ddr_sdram_cfg_2(ddr, popts, unq_mrs_en);
  1458. set_ddr_sdram_mode(ddr, popts, common_dimm,
  1459. cas_latency, additive_latency, unq_mrs_en);
  1460. set_ddr_sdram_mode_2(ddr, popts, unq_mrs_en);
  1461. set_ddr_sdram_interval(ddr, popts, common_dimm);
  1462. set_ddr_data_init(ddr);
  1463. set_ddr_sdram_clk_cntl(ddr, popts);
  1464. set_ddr_init_addr(ddr);
  1465. set_ddr_init_ext_addr(ddr);
  1466. set_timing_cfg_4(ddr, popts);
  1467. set_timing_cfg_5(ddr, cas_latency);
  1468. set_ddr_zq_cntl(ddr, zq_en);
  1469. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  1470. set_ddr_sr_cntr(ddr, sr_it);
  1471. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  1472. return check_fsl_memctl_config_regs(ddr);
  1473. }