s3c_udc_otg_xfer_dma.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507
  1. /*
  2. * drivers/usb/gadget/s3c_udc_otg_xfer_dma.c
  3. * Samsung S3C on-chip full/high speed USB OTG 2.0 device controllers
  4. *
  5. * Copyright (C) 2009 for Samsung Electronics
  6. *
  7. * BSP Support for Samsung's UDC driver
  8. * available at:
  9. * git://git.kernel.org/pub/scm/linux/kernel/git/kki_ap/linux-2.6-samsung.git
  10. *
  11. * State machine bugfixes:
  12. * Marek Szyprowski <m.szyprowski@samsung.com>
  13. *
  14. * Ported to u-boot:
  15. * Marek Szyprowski <m.szyprowski@samsung.com>
  16. * Lukasz Majewski <l.majewski@samsumg.com>
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. */
  33. static u8 clear_feature_num;
  34. int clear_feature_flag;
  35. /* Bulk-Only Mass Storage Reset (class-specific request) */
  36. #define GET_MAX_LUN_REQUEST 0xFE
  37. #define BOT_RESET_REQUEST 0xFF
  38. static inline void s3c_udc_ep0_zlp(struct s3c_udc *dev)
  39. {
  40. u32 ep_ctrl;
  41. flush_dcache_range((unsigned long) usb_ctrl_dma_addr,
  42. (unsigned long) usb_ctrl_dma_addr
  43. + DMA_BUFFER_SIZE);
  44. writel(usb_ctrl_dma_addr, &reg->in_endp[EP0_CON].diepdma);
  45. writel(DIEPT_SIZ_PKT_CNT(1), &reg->in_endp[EP0_CON].dieptsiz);
  46. ep_ctrl = readl(&reg->in_endp[EP0_CON].diepctl);
  47. writel(ep_ctrl|DEPCTL_EPENA|DEPCTL_CNAK,
  48. &reg->in_endp[EP0_CON].diepctl);
  49. debug_cond(DEBUG_EP0 != 0, "%s:EP0 ZLP DIEPCTL0 = 0x%x\n",
  50. __func__, readl(&reg->in_endp[EP0_CON].diepctl));
  51. dev->ep0state = WAIT_FOR_IN_COMPLETE;
  52. }
  53. void s3c_udc_pre_setup(void)
  54. {
  55. u32 ep_ctrl;
  56. debug_cond(DEBUG_IN_EP,
  57. "%s : Prepare Setup packets.\n", __func__);
  58. invalidate_dcache_range((unsigned long) usb_ctrl_dma_addr,
  59. (unsigned long) usb_ctrl_dma_addr
  60. + DMA_BUFFER_SIZE);
  61. writel(DOEPT_SIZ_PKT_CNT(1) | sizeof(struct usb_ctrlrequest),
  62. &reg->out_endp[EP0_CON].doeptsiz);
  63. writel(usb_ctrl_dma_addr, &reg->out_endp[EP0_CON].doepdma);
  64. ep_ctrl = readl(&reg->out_endp[EP0_CON].doepctl);
  65. writel(ep_ctrl|DEPCTL_EPENA, &reg->out_endp[EP0_CON].doepctl);
  66. debug_cond(DEBUG_EP0 != 0, "%s:EP0 ZLP DIEPCTL0 = 0x%x\n",
  67. __func__, readl(&reg->in_endp[EP0_CON].diepctl));
  68. debug_cond(DEBUG_EP0 != 0, "%s:EP0 ZLP DOEPCTL0 = 0x%x\n",
  69. __func__, readl(&reg->out_endp[EP0_CON].doepctl));
  70. }
  71. static inline void s3c_ep0_complete_out(void)
  72. {
  73. u32 ep_ctrl;
  74. debug_cond(DEBUG_EP0 != 0, "%s:EP0 ZLP DIEPCTL0 = 0x%x\n",
  75. __func__, readl(&reg->in_endp[EP0_CON].diepctl));
  76. debug_cond(DEBUG_EP0 != 0, "%s:EP0 ZLP DOEPCTL0 = 0x%x\n",
  77. __func__, readl(&reg->out_endp[EP0_CON].doepctl));
  78. debug_cond(DEBUG_IN_EP,
  79. "%s : Prepare Complete Out packet.\n", __func__);
  80. invalidate_dcache_range((unsigned long) usb_ctrl_dma_addr,
  81. (unsigned long) usb_ctrl_dma_addr
  82. + DMA_BUFFER_SIZE);
  83. writel(DOEPT_SIZ_PKT_CNT(1) | sizeof(struct usb_ctrlrequest),
  84. &reg->out_endp[EP0_CON].doeptsiz);
  85. writel(usb_ctrl_dma_addr, &reg->out_endp[EP0_CON].doepdma);
  86. ep_ctrl = readl(&reg->out_endp[EP0_CON].doepctl);
  87. writel(ep_ctrl|DEPCTL_EPENA|DEPCTL_CNAK,
  88. &reg->out_endp[EP0_CON].doepctl);
  89. debug_cond(DEBUG_EP0 != 0, "%s:EP0 ZLP DIEPCTL0 = 0x%x\n",
  90. __func__, readl(&reg->in_endp[EP0_CON].diepctl));
  91. debug_cond(DEBUG_EP0 != 0, "%s:EP0 ZLP DOEPCTL0 = 0x%x\n",
  92. __func__, readl(&reg->out_endp[EP0_CON].doepctl));
  93. }
  94. static int setdma_rx(struct s3c_ep *ep, struct s3c_request *req)
  95. {
  96. u32 *buf, ctrl;
  97. u32 length, pktcnt;
  98. u32 ep_num = ep_index(ep);
  99. buf = req->req.buf + req->req.actual;
  100. length = min(req->req.length - req->req.actual, (int)ep->ep.maxpacket);
  101. ep->len = length;
  102. ep->dma_buf = buf;
  103. invalidate_dcache_range((unsigned long) ep->dev->dma_buf[ep_num],
  104. (unsigned long) ep->dev->dma_buf[ep_num]
  105. + DMA_BUFFER_SIZE);
  106. if (length == 0)
  107. pktcnt = 1;
  108. else
  109. pktcnt = (length - 1)/(ep->ep.maxpacket) + 1;
  110. pktcnt = 1;
  111. ctrl = readl(&reg->out_endp[ep_num].doepctl);
  112. writel(the_controller->dma_addr[ep_index(ep)+1],
  113. &reg->out_endp[ep_num].doepdma);
  114. writel(DOEPT_SIZ_PKT_CNT(pktcnt) | DOEPT_SIZ_XFER_SIZE(length),
  115. &reg->out_endp[ep_num].doeptsiz);
  116. writel(DEPCTL_EPENA|DEPCTL_CNAK|ctrl, &reg->out_endp[ep_num].doepctl);
  117. debug_cond(DEBUG_OUT_EP != 0,
  118. "%s: EP%d RX DMA start : DOEPDMA = 0x%x,"
  119. "DOEPTSIZ = 0x%x, DOEPCTL = 0x%x\n"
  120. "\tbuf = 0x%p, pktcnt = %d, xfersize = %d\n",
  121. __func__, ep_num,
  122. readl(&reg->out_endp[ep_num].doepdma),
  123. readl(&reg->out_endp[ep_num].doeptsiz),
  124. readl(&reg->out_endp[ep_num].doepctl),
  125. buf, pktcnt, length);
  126. return 0;
  127. }
  128. int setdma_tx(struct s3c_ep *ep, struct s3c_request *req)
  129. {
  130. u32 *buf, ctrl = 0;
  131. u32 length, pktcnt;
  132. u32 ep_num = ep_index(ep);
  133. u32 *p = the_controller->dma_buf[ep_index(ep)+1];
  134. buf = req->req.buf + req->req.actual;
  135. length = req->req.length - req->req.actual;
  136. if (ep_num == EP0_CON)
  137. length = min(length, (u32)ep_maxpacket(ep));
  138. ep->len = length;
  139. ep->dma_buf = buf;
  140. memcpy(p, ep->dma_buf, length);
  141. flush_dcache_range((unsigned long) p ,
  142. (unsigned long) p + DMA_BUFFER_SIZE);
  143. if (length == 0)
  144. pktcnt = 1;
  145. else
  146. pktcnt = (length - 1)/(ep->ep.maxpacket) + 1;
  147. /* Flush the endpoint's Tx FIFO */
  148. writel(TX_FIFO_NUMBER(ep->fifo_num), &reg->grstctl);
  149. writel(TX_FIFO_NUMBER(ep->fifo_num) | TX_FIFO_FLUSH, &reg->grstctl);
  150. while (readl(&reg->grstctl) & TX_FIFO_FLUSH)
  151. ;
  152. writel(the_controller->dma_addr[ep_index(ep)+1],
  153. &reg->in_endp[ep_num].diepdma);
  154. writel(DIEPT_SIZ_PKT_CNT(pktcnt) | DIEPT_SIZ_XFER_SIZE(length),
  155. &reg->in_endp[ep_num].dieptsiz);
  156. ctrl = readl(&reg->in_endp[ep_num].diepctl);
  157. /* Write the FIFO number to be used for this endpoint */
  158. ctrl &= DIEPCTL_TX_FIFO_NUM_MASK;
  159. ctrl |= DIEPCTL_TX_FIFO_NUM(ep->fifo_num);
  160. /* Clear reserved (Next EP) bits */
  161. ctrl = (ctrl&~(EP_MASK<<DEPCTL_NEXT_EP_BIT));
  162. writel(DEPCTL_EPENA|DEPCTL_CNAK|ctrl, &reg->in_endp[ep_num].diepctl);
  163. debug_cond(DEBUG_IN_EP,
  164. "%s:EP%d TX DMA start : DIEPDMA0 = 0x%x,"
  165. "DIEPTSIZ0 = 0x%x, DIEPCTL0 = 0x%x\n"
  166. "\tbuf = 0x%p, pktcnt = %d, xfersize = %d\n",
  167. __func__, ep_num,
  168. readl(&reg->in_endp[ep_num].diepdma),
  169. readl(&reg->in_endp[ep_num].dieptsiz),
  170. readl(&reg->in_endp[ep_num].diepctl),
  171. buf, pktcnt, length);
  172. return length;
  173. }
  174. static void complete_rx(struct s3c_udc *dev, u8 ep_num)
  175. {
  176. struct s3c_ep *ep = &dev->ep[ep_num];
  177. struct s3c_request *req = NULL;
  178. u32 ep_tsr = 0, xfer_size = 0, is_short = 0;
  179. u32 *p = the_controller->dma_buf[ep_index(ep)+1];
  180. if (list_empty(&ep->queue)) {
  181. debug_cond(DEBUG_OUT_EP != 0,
  182. "%s: RX DMA done : NULL REQ on OUT EP-%d\n",
  183. __func__, ep_num);
  184. return;
  185. }
  186. req = list_entry(ep->queue.next, struct s3c_request, queue);
  187. ep_tsr = readl(&reg->out_endp[ep_num].doeptsiz);
  188. if (ep_num == EP0_CON)
  189. xfer_size = (ep_tsr & DOEPT_SIZ_XFER_SIZE_MAX_EP0);
  190. else
  191. xfer_size = (ep_tsr & DOEPT_SIZ_XFER_SIZE_MAX_EP);
  192. xfer_size = ep->len - xfer_size;
  193. invalidate_dcache_range((unsigned long) p,
  194. (unsigned long) p + DMA_BUFFER_SIZE);
  195. memcpy(ep->dma_buf, p, ep->len);
  196. req->req.actual += min(xfer_size, req->req.length - req->req.actual);
  197. is_short = (xfer_size < ep->ep.maxpacket);
  198. debug_cond(DEBUG_OUT_EP != 0,
  199. "%s: RX DMA done : ep = %d, rx bytes = %d/%d, "
  200. "is_short = %d, DOEPTSIZ = 0x%x, remained bytes = %d\n",
  201. __func__, ep_num, req->req.actual, req->req.length,
  202. is_short, ep_tsr, xfer_size);
  203. if (is_short || req->req.actual == req->req.length) {
  204. if (ep_num == EP0_CON && dev->ep0state == DATA_STATE_RECV) {
  205. debug_cond(DEBUG_OUT_EP != 0, " => Send ZLP\n");
  206. s3c_udc_ep0_zlp(dev);
  207. /* packet will be completed in complete_tx() */
  208. dev->ep0state = WAIT_FOR_IN_COMPLETE;
  209. } else {
  210. done(ep, req, 0);
  211. if (!list_empty(&ep->queue)) {
  212. req = list_entry(ep->queue.next,
  213. struct s3c_request, queue);
  214. debug_cond(DEBUG_OUT_EP != 0,
  215. "%s: Next Rx request start...\n",
  216. __func__);
  217. setdma_rx(ep, req);
  218. }
  219. }
  220. } else
  221. setdma_rx(ep, req);
  222. }
  223. static void complete_tx(struct s3c_udc *dev, u8 ep_num)
  224. {
  225. struct s3c_ep *ep = &dev->ep[ep_num];
  226. struct s3c_request *req;
  227. u32 ep_tsr = 0, xfer_size = 0, is_short = 0;
  228. u32 last;
  229. if (dev->ep0state == WAIT_FOR_NULL_COMPLETE) {
  230. dev->ep0state = WAIT_FOR_OUT_COMPLETE;
  231. s3c_ep0_complete_out();
  232. return;
  233. }
  234. if (list_empty(&ep->queue)) {
  235. debug_cond(DEBUG_IN_EP,
  236. "%s: TX DMA done : NULL REQ on IN EP-%d\n",
  237. __func__, ep_num);
  238. return;
  239. }
  240. req = list_entry(ep->queue.next, struct s3c_request, queue);
  241. ep_tsr = readl(&reg->in_endp[ep_num].dieptsiz);
  242. xfer_size = ep->len;
  243. is_short = (xfer_size < ep->ep.maxpacket);
  244. req->req.actual += min(xfer_size, req->req.length - req->req.actual);
  245. debug_cond(DEBUG_IN_EP,
  246. "%s: TX DMA done : ep = %d, tx bytes = %d/%d, "
  247. "is_short = %d, DIEPTSIZ = 0x%x, remained bytes = %d\n",
  248. __func__, ep_num, req->req.actual, req->req.length,
  249. is_short, ep_tsr, xfer_size);
  250. if (ep_num == 0) {
  251. if (dev->ep0state == DATA_STATE_XMIT) {
  252. debug_cond(DEBUG_IN_EP,
  253. "%s: ep_num = %d, ep0stat =="
  254. "DATA_STATE_XMIT\n",
  255. __func__, ep_num);
  256. last = write_fifo_ep0(ep, req);
  257. if (last)
  258. dev->ep0state = WAIT_FOR_COMPLETE;
  259. } else if (dev->ep0state == WAIT_FOR_IN_COMPLETE) {
  260. debug_cond(DEBUG_IN_EP,
  261. "%s: ep_num = %d, completing request\n",
  262. __func__, ep_num);
  263. done(ep, req, 0);
  264. dev->ep0state = WAIT_FOR_SETUP;
  265. } else if (dev->ep0state == WAIT_FOR_COMPLETE) {
  266. debug_cond(DEBUG_IN_EP,
  267. "%s: ep_num = %d, completing request\n",
  268. __func__, ep_num);
  269. done(ep, req, 0);
  270. dev->ep0state = WAIT_FOR_OUT_COMPLETE;
  271. s3c_ep0_complete_out();
  272. } else {
  273. debug_cond(DEBUG_IN_EP,
  274. "%s: ep_num = %d, invalid ep state\n",
  275. __func__, ep_num);
  276. }
  277. return;
  278. }
  279. if (req->req.actual == req->req.length)
  280. done(ep, req, 0);
  281. if (!list_empty(&ep->queue)) {
  282. req = list_entry(ep->queue.next, struct s3c_request, queue);
  283. debug_cond(DEBUG_IN_EP,
  284. "%s: Next Tx request start...\n", __func__);
  285. setdma_tx(ep, req);
  286. }
  287. }
  288. static inline void s3c_udc_check_tx_queue(struct s3c_udc *dev, u8 ep_num)
  289. {
  290. struct s3c_ep *ep = &dev->ep[ep_num];
  291. struct s3c_request *req;
  292. debug_cond(DEBUG_IN_EP,
  293. "%s: Check queue, ep_num = %d\n", __func__, ep_num);
  294. if (!list_empty(&ep->queue)) {
  295. req = list_entry(ep->queue.next, struct s3c_request, queue);
  296. debug_cond(DEBUG_IN_EP,
  297. "%s: Next Tx request(0x%p) start...\n",
  298. __func__, req);
  299. if (ep_is_in(ep))
  300. setdma_tx(ep, req);
  301. else
  302. setdma_rx(ep, req);
  303. } else {
  304. debug_cond(DEBUG_IN_EP,
  305. "%s: NULL REQ on IN EP-%d\n", __func__, ep_num);
  306. return;
  307. }
  308. }
  309. static void process_ep_in_intr(struct s3c_udc *dev)
  310. {
  311. u32 ep_intr, ep_intr_status;
  312. u8 ep_num = 0;
  313. ep_intr = readl(&reg->daint);
  314. debug_cond(DEBUG_IN_EP,
  315. "*** %s: EP In interrupt : DAINT = 0x%x\n", __func__, ep_intr);
  316. ep_intr &= DAINT_MASK;
  317. while (ep_intr) {
  318. if (ep_intr & DAINT_IN_EP_INT(1)) {
  319. ep_intr_status = readl(&reg->in_endp[ep_num].diepint);
  320. debug_cond(DEBUG_IN_EP,
  321. "\tEP%d-IN : DIEPINT = 0x%x\n",
  322. ep_num, ep_intr_status);
  323. /* Interrupt Clear */
  324. writel(ep_intr_status, &reg->in_endp[ep_num].diepint);
  325. if (ep_intr_status & TRANSFER_DONE) {
  326. complete_tx(dev, ep_num);
  327. if (ep_num == 0) {
  328. if (dev->ep0state ==
  329. WAIT_FOR_IN_COMPLETE)
  330. dev->ep0state = WAIT_FOR_SETUP;
  331. if (dev->ep0state == WAIT_FOR_SETUP)
  332. s3c_udc_pre_setup();
  333. /* continue transfer after
  334. set_clear_halt for DMA mode */
  335. if (clear_feature_flag == 1) {
  336. s3c_udc_check_tx_queue(dev,
  337. clear_feature_num);
  338. clear_feature_flag = 0;
  339. }
  340. }
  341. }
  342. }
  343. ep_num++;
  344. ep_intr >>= 1;
  345. }
  346. }
  347. static void process_ep_out_intr(struct s3c_udc *dev)
  348. {
  349. u32 ep_intr, ep_intr_status;
  350. u8 ep_num = 0;
  351. ep_intr = readl(&reg->daint);
  352. debug_cond(DEBUG_OUT_EP != 0,
  353. "*** %s: EP OUT interrupt : DAINT = 0x%x\n",
  354. __func__, ep_intr);
  355. ep_intr = (ep_intr >> DAINT_OUT_BIT) & DAINT_MASK;
  356. while (ep_intr) {
  357. if (ep_intr & 0x1) {
  358. ep_intr_status = readl(&reg->out_endp[ep_num].doepint);
  359. debug_cond(DEBUG_OUT_EP != 0,
  360. "\tEP%d-OUT : DOEPINT = 0x%x\n",
  361. ep_num, ep_intr_status);
  362. /* Interrupt Clear */
  363. writel(ep_intr_status, &reg->out_endp[ep_num].doepint);
  364. if (ep_num == 0) {
  365. if (ep_intr_status & TRANSFER_DONE) {
  366. if (dev->ep0state !=
  367. WAIT_FOR_OUT_COMPLETE)
  368. complete_rx(dev, ep_num);
  369. else {
  370. dev->ep0state = WAIT_FOR_SETUP;
  371. s3c_udc_pre_setup();
  372. }
  373. }
  374. if (ep_intr_status &
  375. CTRL_OUT_EP_SETUP_PHASE_DONE) {
  376. debug_cond(DEBUG_OUT_EP != 0,
  377. "SETUP packet arrived\n");
  378. s3c_handle_ep0(dev);
  379. }
  380. } else {
  381. if (ep_intr_status & TRANSFER_DONE)
  382. complete_rx(dev, ep_num);
  383. }
  384. }
  385. ep_num++;
  386. ep_intr >>= 1;
  387. }
  388. }
  389. /*
  390. * usb client interrupt handler.
  391. */
  392. static int s3c_udc_irq(int irq, void *_dev)
  393. {
  394. struct s3c_udc *dev = _dev;
  395. u32 intr_status;
  396. u32 usb_status, gintmsk;
  397. unsigned long flags;
  398. spin_lock_irqsave(&dev->lock, flags);
  399. intr_status = readl(&reg->gintsts);
  400. gintmsk = readl(&reg->gintmsk);
  401. debug_cond(DEBUG_ISR,
  402. "\n*** %s : GINTSTS=0x%x(on state %s), GINTMSK : 0x%x,"
  403. "DAINT : 0x%x, DAINTMSK : 0x%x\n",
  404. __func__, intr_status, state_names[dev->ep0state], gintmsk,
  405. readl(&reg->daint), readl(&reg->daintmsk));
  406. if (!intr_status) {
  407. spin_unlock_irqrestore(&dev->lock, flags);
  408. return IRQ_HANDLED;
  409. }
  410. if (intr_status & INT_ENUMDONE) {
  411. debug_cond(DEBUG_ISR, "\tSpeed Detection interrupt\n");
  412. writel(INT_ENUMDONE, &reg->gintsts);
  413. usb_status = (readl(&reg->dsts) & 0x6);
  414. if (usb_status & (USB_FULL_30_60MHZ | USB_FULL_48MHZ)) {
  415. debug_cond(DEBUG_ISR,
  416. "\t\tFull Speed Detection\n");
  417. set_max_pktsize(dev, USB_SPEED_FULL);
  418. } else {
  419. debug_cond(DEBUG_ISR,
  420. "\t\tHigh Speed Detection : 0x%x\n",
  421. usb_status);
  422. set_max_pktsize(dev, USB_SPEED_HIGH);
  423. }
  424. }
  425. if (intr_status & INT_EARLY_SUSPEND) {
  426. debug_cond(DEBUG_ISR, "\tEarly suspend interrupt\n");
  427. writel(INT_EARLY_SUSPEND, &reg->gintsts);
  428. }
  429. if (intr_status & INT_SUSPEND) {
  430. usb_status = readl(&reg->dsts);
  431. debug_cond(DEBUG_ISR,
  432. "\tSuspend interrupt :(DSTS):0x%x\n", usb_status);
  433. writel(INT_SUSPEND, &reg->gintsts);
  434. if (dev->gadget.speed != USB_SPEED_UNKNOWN
  435. && dev->driver) {
  436. if (dev->driver->suspend)
  437. dev->driver->suspend(&dev->gadget);
  438. /* HACK to let gadget detect disconnected state */
  439. if (dev->driver->disconnect) {
  440. spin_unlock_irqrestore(&dev->lock, flags);
  441. dev->driver->disconnect(&dev->gadget);
  442. spin_lock_irqsave(&dev->lock, flags);
  443. }
  444. }
  445. }
  446. if (intr_status & INT_RESUME) {
  447. debug_cond(DEBUG_ISR, "\tResume interrupt\n");
  448. writel(INT_RESUME, &reg->gintsts);
  449. if (dev->gadget.speed != USB_SPEED_UNKNOWN
  450. && dev->driver
  451. && dev->driver->resume) {
  452. dev->driver->resume(&dev->gadget);
  453. }
  454. }
  455. if (intr_status & INT_RESET) {
  456. usb_status = readl(&reg->gotgctl);
  457. debug_cond(DEBUG_ISR,
  458. "\tReset interrupt - (GOTGCTL):0x%x\n", usb_status);
  459. writel(INT_RESET, &reg->gintsts);
  460. if ((usb_status & 0xc0000) == (0x3 << 18)) {
  461. if (reset_available) {
  462. debug_cond(DEBUG_ISR,
  463. "\t\tOTG core got reset (%d)!!\n",
  464. reset_available);
  465. reconfig_usbd();
  466. dev->ep0state = WAIT_FOR_SETUP;
  467. reset_available = 0;
  468. s3c_udc_pre_setup();
  469. } else
  470. reset_available = 1;
  471. } else {
  472. reset_available = 1;
  473. debug_cond(DEBUG_ISR,
  474. "\t\tRESET handling skipped\n");
  475. }
  476. }
  477. if (intr_status & INT_IN_EP)
  478. process_ep_in_intr(dev);
  479. if (intr_status & INT_OUT_EP)
  480. process_ep_out_intr(dev);
  481. spin_unlock_irqrestore(&dev->lock, flags);
  482. return IRQ_HANDLED;
  483. }
  484. /** Queue one request
  485. * Kickstart transfer if needed
  486. */
  487. static int s3c_queue(struct usb_ep *_ep, struct usb_request *_req,
  488. gfp_t gfp_flags)
  489. {
  490. struct s3c_request *req;
  491. struct s3c_ep *ep;
  492. struct s3c_udc *dev;
  493. unsigned long flags;
  494. u32 ep_num, gintsts;
  495. req = container_of(_req, struct s3c_request, req);
  496. if (unlikely(!_req || !_req->complete || !_req->buf
  497. || !list_empty(&req->queue))) {
  498. debug("%s: bad params\n", __func__);
  499. return -EINVAL;
  500. }
  501. ep = container_of(_ep, struct s3c_ep, ep);
  502. if (unlikely(!_ep || (!ep->desc && ep->ep.name != ep0name))) {
  503. debug("%s: bad ep: %s, %d, %p\n", __func__,
  504. ep->ep.name, !ep->desc, _ep);
  505. return -EINVAL;
  506. }
  507. ep_num = ep_index(ep);
  508. dev = ep->dev;
  509. if (unlikely(!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN)) {
  510. debug("%s: bogus device state %p\n", __func__, dev->driver);
  511. return -ESHUTDOWN;
  512. }
  513. spin_lock_irqsave(&dev->lock, flags);
  514. _req->status = -EINPROGRESS;
  515. _req->actual = 0;
  516. /* kickstart this i/o queue? */
  517. debug("\n*** %s: %s-%s req = %p, len = %d, buf = %p"
  518. "Q empty = %d, stopped = %d\n",
  519. __func__, _ep->name, ep_is_in(ep) ? "in" : "out",
  520. _req, _req->length, _req->buf,
  521. list_empty(&ep->queue), ep->stopped);
  522. #ifdef DEBUG
  523. {
  524. int i, len = _req->length;
  525. printf("pkt = ");
  526. if (len > 64)
  527. len = 64;
  528. for (i = 0; i < len; i++) {
  529. printf("%02x", ((u8 *)_req->buf)[i]);
  530. if ((i & 7) == 7)
  531. printf(" ");
  532. }
  533. printf("\n");
  534. }
  535. #endif
  536. if (list_empty(&ep->queue) && !ep->stopped) {
  537. if (ep_num == 0) {
  538. /* EP0 */
  539. list_add_tail(&req->queue, &ep->queue);
  540. s3c_ep0_kick(dev, ep);
  541. req = 0;
  542. } else if (ep_is_in(ep)) {
  543. gintsts = readl(&reg->gintsts);
  544. debug_cond(DEBUG_IN_EP,
  545. "%s: ep_is_in, S3C_UDC_OTG_GINTSTS=0x%x\n",
  546. __func__, gintsts);
  547. setdma_tx(ep, req);
  548. } else {
  549. gintsts = readl(&reg->gintsts);
  550. debug_cond(DEBUG_OUT_EP != 0,
  551. "%s:ep_is_out, S3C_UDC_OTG_GINTSTS=0x%x\n",
  552. __func__, gintsts);
  553. setdma_rx(ep, req);
  554. }
  555. }
  556. /* pio or dma irq handler advances the queue. */
  557. if (likely(req != 0))
  558. list_add_tail(&req->queue, &ep->queue);
  559. spin_unlock_irqrestore(&dev->lock, flags);
  560. return 0;
  561. }
  562. /****************************************************************/
  563. /* End Point 0 related functions */
  564. /****************************************************************/
  565. /* return: 0 = still running, 1 = completed, negative = errno */
  566. static int write_fifo_ep0(struct s3c_ep *ep, struct s3c_request *req)
  567. {
  568. u32 max;
  569. unsigned count;
  570. int is_last;
  571. max = ep_maxpacket(ep);
  572. debug_cond(DEBUG_EP0 != 0, "%s: max = %d\n", __func__, max);
  573. count = setdma_tx(ep, req);
  574. /* last packet is usually short (or a zlp) */
  575. if (likely(count != max))
  576. is_last = 1;
  577. else {
  578. if (likely(req->req.length != req->req.actual + count)
  579. || req->req.zero)
  580. is_last = 0;
  581. else
  582. is_last = 1;
  583. }
  584. debug_cond(DEBUG_EP0 != 0,
  585. "%s: wrote %s %d bytes%s %d left %p\n", __func__,
  586. ep->ep.name, count,
  587. is_last ? "/L" : "",
  588. req->req.length - req->req.actual - count, req);
  589. /* requests complete when all IN data is in the FIFO */
  590. if (is_last) {
  591. ep->dev->ep0state = WAIT_FOR_SETUP;
  592. return 1;
  593. }
  594. return 0;
  595. }
  596. int s3c_fifo_read(struct s3c_ep *ep, u32 *cp, int max)
  597. {
  598. u32 bytes;
  599. bytes = sizeof(struct usb_ctrlrequest);
  600. invalidate_dcache_range((unsigned long) ep->dev->dma_buf[ep_index(ep)],
  601. (unsigned long) ep->dev->dma_buf[ep_index(ep)]
  602. + DMA_BUFFER_SIZE);
  603. debug_cond(DEBUG_EP0 != 0,
  604. "%s: bytes=%d, ep_index=%d %p\n", __func__,
  605. bytes, ep_index(ep), ep->dev->dma_buf[ep_index(ep)]);
  606. return bytes;
  607. }
  608. /**
  609. * udc_set_address - set the USB address for this device
  610. * @address:
  611. *
  612. * Called from control endpoint function
  613. * after it decodes a set address setup packet.
  614. */
  615. static void udc_set_address(struct s3c_udc *dev, unsigned char address)
  616. {
  617. u32 ctrl = readl(&reg->dcfg);
  618. writel(DEVICE_ADDRESS(address) | ctrl, &reg->dcfg);
  619. s3c_udc_ep0_zlp(dev);
  620. debug_cond(DEBUG_EP0 != 0,
  621. "%s: USB OTG 2.0 Device address=%d, DCFG=0x%x\n",
  622. __func__, address, readl(&reg->dcfg));
  623. dev->usb_address = address;
  624. }
  625. static inline void s3c_udc_ep0_set_stall(struct s3c_ep *ep)
  626. {
  627. struct s3c_udc *dev;
  628. u32 ep_ctrl = 0;
  629. dev = ep->dev;
  630. ep_ctrl = readl(&reg->in_endp[EP0_CON].diepctl);
  631. /* set the disable and stall bits */
  632. if (ep_ctrl & DEPCTL_EPENA)
  633. ep_ctrl |= DEPCTL_EPDIS;
  634. ep_ctrl |= DEPCTL_STALL;
  635. writel(ep_ctrl, &reg->in_endp[EP0_CON].diepctl);
  636. debug_cond(DEBUG_EP0 != 0,
  637. "%s: set ep%d stall, DIEPCTL0 = 0x%p\n",
  638. __func__, ep_index(ep), &reg->in_endp[EP0_CON].diepctl);
  639. /*
  640. * The application can only set this bit, and the core clears it,
  641. * when a SETUP token is received for this endpoint
  642. */
  643. dev->ep0state = WAIT_FOR_SETUP;
  644. s3c_udc_pre_setup();
  645. }
  646. static void s3c_ep0_read(struct s3c_udc *dev)
  647. {
  648. struct s3c_request *req;
  649. struct s3c_ep *ep = &dev->ep[0];
  650. if (!list_empty(&ep->queue)) {
  651. req = list_entry(ep->queue.next, struct s3c_request, queue);
  652. } else {
  653. debug("%s: ---> BUG\n", __func__);
  654. BUG();
  655. return;
  656. }
  657. debug_cond(DEBUG_EP0 != 0,
  658. "%s: req = %p, req.length = 0x%x, req.actual = 0x%x\n",
  659. __func__, req, req->req.length, req->req.actual);
  660. if (req->req.length == 0) {
  661. /* zlp for Set_configuration, Set_interface,
  662. * or Bulk-Only mass storge reset */
  663. ep->len = 0;
  664. s3c_udc_ep0_zlp(dev);
  665. debug_cond(DEBUG_EP0 != 0,
  666. "%s: req.length = 0, bRequest = %d\n",
  667. __func__, usb_ctrl->bRequest);
  668. return;
  669. }
  670. setdma_rx(ep, req);
  671. }
  672. /*
  673. * DATA_STATE_XMIT
  674. */
  675. static int s3c_ep0_write(struct s3c_udc *dev)
  676. {
  677. struct s3c_request *req;
  678. struct s3c_ep *ep = &dev->ep[0];
  679. int ret, need_zlp = 0;
  680. if (list_empty(&ep->queue))
  681. req = 0;
  682. else
  683. req = list_entry(ep->queue.next, struct s3c_request, queue);
  684. if (!req) {
  685. debug_cond(DEBUG_EP0 != 0, "%s: NULL REQ\n", __func__);
  686. return 0;
  687. }
  688. debug_cond(DEBUG_EP0 != 0,
  689. "%s: req = %p, req.length = 0x%x, req.actual = 0x%x\n",
  690. __func__, req, req->req.length, req->req.actual);
  691. if (req->req.length - req->req.actual == ep0_fifo_size) {
  692. /* Next write will end with the packet size, */
  693. /* so we need Zero-length-packet */
  694. need_zlp = 1;
  695. }
  696. ret = write_fifo_ep0(ep, req);
  697. if ((ret == 1) && !need_zlp) {
  698. /* Last packet */
  699. dev->ep0state = WAIT_FOR_COMPLETE;
  700. debug_cond(DEBUG_EP0 != 0,
  701. "%s: finished, waiting for status\n", __func__);
  702. } else {
  703. dev->ep0state = DATA_STATE_XMIT;
  704. debug_cond(DEBUG_EP0 != 0,
  705. "%s: not finished\n", __func__);
  706. }
  707. return 1;
  708. }
  709. u16 g_status;
  710. int s3c_udc_get_status(struct s3c_udc *dev,
  711. struct usb_ctrlrequest *crq)
  712. {
  713. u8 ep_num = crq->wIndex & 0x7F;
  714. u32 ep_ctrl;
  715. u32 *p = the_controller->dma_buf[1];
  716. debug_cond(DEBUG_SETUP != 0,
  717. "%s: *** USB_REQ_GET_STATUS\n", __func__);
  718. printf("crq->brequest:0x%x\n", crq->bRequestType & USB_RECIP_MASK);
  719. switch (crq->bRequestType & USB_RECIP_MASK) {
  720. case USB_RECIP_INTERFACE:
  721. g_status = 0;
  722. debug_cond(DEBUG_SETUP != 0,
  723. "\tGET_STATUS:USB_RECIP_INTERFACE, g_stauts = %d\n",
  724. g_status);
  725. break;
  726. case USB_RECIP_DEVICE:
  727. g_status = 0x1; /* Self powered */
  728. debug_cond(DEBUG_SETUP != 0,
  729. "\tGET_STATUS: USB_RECIP_DEVICE, g_stauts = %d\n",
  730. g_status);
  731. break;
  732. case USB_RECIP_ENDPOINT:
  733. if (crq->wLength > 2) {
  734. debug_cond(DEBUG_SETUP != 0,
  735. "\tGET_STATUS:Not support EP or wLength\n");
  736. return 1;
  737. }
  738. g_status = dev->ep[ep_num].stopped;
  739. debug_cond(DEBUG_SETUP != 0,
  740. "\tGET_STATUS: USB_RECIP_ENDPOINT, g_stauts = %d\n",
  741. g_status);
  742. break;
  743. default:
  744. return 1;
  745. }
  746. memcpy(p, &g_status, sizeof(g_status));
  747. flush_dcache_range((unsigned long) p,
  748. (unsigned long) p + DMA_BUFFER_SIZE);
  749. writel(the_controller->dma_addr[1], &reg->in_endp[EP0_CON].diepdma);
  750. writel(DIEPT_SIZ_PKT_CNT(1) | DIEPT_SIZ_XFER_SIZE(2),
  751. &reg->in_endp[EP0_CON].dieptsiz);
  752. ep_ctrl = readl(&reg->in_endp[EP0_CON].diepctl);
  753. writel(ep_ctrl|DEPCTL_EPENA|DEPCTL_CNAK,
  754. &reg->in_endp[EP0_CON].diepctl);
  755. dev->ep0state = WAIT_FOR_NULL_COMPLETE;
  756. return 0;
  757. }
  758. static void s3c_udc_set_nak(struct s3c_ep *ep)
  759. {
  760. u8 ep_num;
  761. u32 ep_ctrl = 0;
  762. ep_num = ep_index(ep);
  763. debug("%s: ep_num = %d, ep_type = %d\n", __func__, ep_num, ep->ep_type);
  764. if (ep_is_in(ep)) {
  765. ep_ctrl = readl(&reg->in_endp[ep_num].diepctl);
  766. ep_ctrl |= DEPCTL_SNAK;
  767. writel(ep_ctrl, &reg->in_endp[ep_num].diepctl);
  768. debug("%s: set NAK, DIEPCTL%d = 0x%x\n",
  769. __func__, ep_num, readl(&reg->in_endp[ep_num].diepctl));
  770. } else {
  771. ep_ctrl = readl(&reg->out_endp[ep_num].doepctl);
  772. ep_ctrl |= DEPCTL_SNAK;
  773. writel(ep_ctrl, &reg->out_endp[ep_num].doepctl);
  774. debug("%s: set NAK, DOEPCTL%d = 0x%x\n",
  775. __func__, ep_num, readl(&reg->out_endp[ep_num].doepctl));
  776. }
  777. return;
  778. }
  779. void s3c_udc_ep_set_stall(struct s3c_ep *ep)
  780. {
  781. u8 ep_num;
  782. u32 ep_ctrl = 0;
  783. ep_num = ep_index(ep);
  784. debug("%s: ep_num = %d, ep_type = %d\n", __func__, ep_num, ep->ep_type);
  785. if (ep_is_in(ep)) {
  786. ep_ctrl = readl(&reg->in_endp[ep_num].diepctl);
  787. /* set the disable and stall bits */
  788. if (ep_ctrl & DEPCTL_EPENA)
  789. ep_ctrl |= DEPCTL_EPDIS;
  790. ep_ctrl |= DEPCTL_STALL;
  791. writel(ep_ctrl, &reg->in_endp[ep_num].diepctl);
  792. debug("%s: set stall, DIEPCTL%d = 0x%x\n",
  793. __func__, ep_num, readl(&reg->in_endp[ep_num].diepctl));
  794. } else {
  795. ep_ctrl = readl(&reg->out_endp[ep_num].doepctl);
  796. /* set the stall bit */
  797. ep_ctrl |= DEPCTL_STALL;
  798. writel(ep_ctrl, &reg->out_endp[ep_num].doepctl);
  799. debug("%s: set stall, DOEPCTL%d = 0x%x\n",
  800. __func__, ep_num, readl(&reg->out_endp[ep_num].doepctl));
  801. }
  802. return;
  803. }
  804. void s3c_udc_ep_clear_stall(struct s3c_ep *ep)
  805. {
  806. u8 ep_num;
  807. u32 ep_ctrl = 0;
  808. ep_num = ep_index(ep);
  809. debug("%s: ep_num = %d, ep_type = %d\n", __func__, ep_num, ep->ep_type);
  810. if (ep_is_in(ep)) {
  811. ep_ctrl = readl(&reg->in_endp[ep_num].diepctl);
  812. /* clear stall bit */
  813. ep_ctrl &= ~DEPCTL_STALL;
  814. /*
  815. * USB Spec 9.4.5: For endpoints using data toggle, regardless
  816. * of whether an endpoint has the Halt feature set, a
  817. * ClearFeature(ENDPOINT_HALT) request always results in the
  818. * data toggle being reinitialized to DATA0.
  819. */
  820. if (ep->bmAttributes == USB_ENDPOINT_XFER_INT
  821. || ep->bmAttributes == USB_ENDPOINT_XFER_BULK) {
  822. ep_ctrl |= DEPCTL_SETD0PID; /* DATA0 */
  823. }
  824. writel(ep_ctrl, &reg->in_endp[ep_num].diepctl);
  825. debug("%s: cleared stall, DIEPCTL%d = 0x%x\n",
  826. __func__, ep_num, readl(&reg->in_endp[ep_num].diepctl));
  827. } else {
  828. ep_ctrl = readl(&reg->out_endp[ep_num].doepctl);
  829. /* clear stall bit */
  830. ep_ctrl &= ~DEPCTL_STALL;
  831. if (ep->bmAttributes == USB_ENDPOINT_XFER_INT
  832. || ep->bmAttributes == USB_ENDPOINT_XFER_BULK) {
  833. ep_ctrl |= DEPCTL_SETD0PID; /* DATA0 */
  834. }
  835. writel(ep_ctrl, &reg->out_endp[ep_num].doepctl);
  836. debug("%s: cleared stall, DOEPCTL%d = 0x%x\n",
  837. __func__, ep_num, readl(&reg->out_endp[ep_num].doepctl));
  838. }
  839. return;
  840. }
  841. static int s3c_udc_set_halt(struct usb_ep *_ep, int value)
  842. {
  843. struct s3c_ep *ep;
  844. struct s3c_udc *dev;
  845. unsigned long flags;
  846. u8 ep_num;
  847. ep = container_of(_ep, struct s3c_ep, ep);
  848. ep_num = ep_index(ep);
  849. if (unlikely(!_ep || !ep->desc || ep_num == EP0_CON ||
  850. ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC)) {
  851. debug("%s: %s bad ep or descriptor\n", __func__, ep->ep.name);
  852. return -EINVAL;
  853. }
  854. /* Attempt to halt IN ep will fail if any transfer requests
  855. * are still queue */
  856. if (value && ep_is_in(ep) && !list_empty(&ep->queue)) {
  857. debug("%s: %s queue not empty, req = %p\n",
  858. __func__, ep->ep.name,
  859. list_entry(ep->queue.next, struct s3c_request, queue));
  860. return -EAGAIN;
  861. }
  862. dev = ep->dev;
  863. debug("%s: ep_num = %d, value = %d\n", __func__, ep_num, value);
  864. spin_lock_irqsave(&dev->lock, flags);
  865. if (value == 0) {
  866. ep->stopped = 0;
  867. s3c_udc_ep_clear_stall(ep);
  868. } else {
  869. if (ep_num == 0)
  870. dev->ep0state = WAIT_FOR_SETUP;
  871. ep->stopped = 1;
  872. s3c_udc_ep_set_stall(ep);
  873. }
  874. spin_unlock_irqrestore(&dev->lock, flags);
  875. return 0;
  876. }
  877. void s3c_udc_ep_activate(struct s3c_ep *ep)
  878. {
  879. u8 ep_num;
  880. u32 ep_ctrl = 0, daintmsk = 0;
  881. ep_num = ep_index(ep);
  882. /* Read DEPCTLn register */
  883. if (ep_is_in(ep)) {
  884. ep_ctrl = readl(&reg->in_endp[ep_num].diepctl);
  885. daintmsk = 1 << ep_num;
  886. } else {
  887. ep_ctrl = readl(&reg->out_endp[ep_num].doepctl);
  888. daintmsk = (1 << ep_num) << DAINT_OUT_BIT;
  889. }
  890. debug("%s: EPCTRL%d = 0x%x, ep_is_in = %d\n",
  891. __func__, ep_num, ep_ctrl, ep_is_in(ep));
  892. /* If the EP is already active don't change the EP Control
  893. * register. */
  894. if (!(ep_ctrl & DEPCTL_USBACTEP)) {
  895. ep_ctrl = (ep_ctrl & ~DEPCTL_TYPE_MASK) |
  896. (ep->bmAttributes << DEPCTL_TYPE_BIT);
  897. ep_ctrl = (ep_ctrl & ~DEPCTL_MPS_MASK) |
  898. (ep->ep.maxpacket << DEPCTL_MPS_BIT);
  899. ep_ctrl |= (DEPCTL_SETD0PID | DEPCTL_USBACTEP | DEPCTL_SNAK);
  900. if (ep_is_in(ep)) {
  901. writel(ep_ctrl, &reg->in_endp[ep_num].diepctl);
  902. debug("%s: USB Ative EP%d, DIEPCTRL%d = 0x%x\n",
  903. __func__, ep_num, ep_num,
  904. readl(&reg->in_endp[ep_num].diepctl));
  905. } else {
  906. writel(ep_ctrl, &reg->out_endp[ep_num].doepctl);
  907. debug("%s: USB Ative EP%d, DOEPCTRL%d = 0x%x\n",
  908. __func__, ep_num, ep_num,
  909. readl(&reg->out_endp[ep_num].doepctl));
  910. }
  911. }
  912. /* Unmask EP Interrtupt */
  913. writel(readl(&reg->daintmsk)|daintmsk, &reg->daintmsk);
  914. debug("%s: DAINTMSK = 0x%x\n", __func__, readl(&reg->daintmsk));
  915. }
  916. static int s3c_udc_clear_feature(struct usb_ep *_ep)
  917. {
  918. struct s3c_udc *dev;
  919. struct s3c_ep *ep;
  920. u8 ep_num;
  921. ep = container_of(_ep, struct s3c_ep, ep);
  922. ep_num = ep_index(ep);
  923. dev = ep->dev;
  924. debug_cond(DEBUG_SETUP != 0,
  925. "%s: ep_num = %d, is_in = %d, clear_feature_flag = %d\n",
  926. __func__, ep_num, ep_is_in(ep), clear_feature_flag);
  927. if (usb_ctrl->wLength != 0) {
  928. debug_cond(DEBUG_SETUP != 0,
  929. "\tCLEAR_FEATURE: wLength is not zero.....\n");
  930. return 1;
  931. }
  932. switch (usb_ctrl->bRequestType & USB_RECIP_MASK) {
  933. case USB_RECIP_DEVICE:
  934. switch (usb_ctrl->wValue) {
  935. case USB_DEVICE_REMOTE_WAKEUP:
  936. debug_cond(DEBUG_SETUP != 0,
  937. "\tOFF:USB_DEVICE_REMOTE_WAKEUP\n");
  938. break;
  939. case USB_DEVICE_TEST_MODE:
  940. debug_cond(DEBUG_SETUP != 0,
  941. "\tCLEAR_FEATURE: USB_DEVICE_TEST_MODE\n");
  942. /** @todo Add CLEAR_FEATURE for TEST modes. */
  943. break;
  944. }
  945. s3c_udc_ep0_zlp(dev);
  946. break;
  947. case USB_RECIP_ENDPOINT:
  948. debug_cond(DEBUG_SETUP != 0,
  949. "\tCLEAR_FEATURE:USB_RECIP_ENDPOINT, wValue = %d\n",
  950. usb_ctrl->wValue);
  951. if (usb_ctrl->wValue == USB_ENDPOINT_HALT) {
  952. if (ep_num == 0) {
  953. s3c_udc_ep0_set_stall(ep);
  954. return 0;
  955. }
  956. s3c_udc_ep0_zlp(dev);
  957. s3c_udc_ep_clear_stall(ep);
  958. s3c_udc_ep_activate(ep);
  959. ep->stopped = 0;
  960. clear_feature_num = ep_num;
  961. clear_feature_flag = 1;
  962. }
  963. break;
  964. }
  965. return 0;
  966. }
  967. static int s3c_udc_set_feature(struct usb_ep *_ep)
  968. {
  969. struct s3c_udc *dev;
  970. struct s3c_ep *ep;
  971. u8 ep_num;
  972. ep = container_of(_ep, struct s3c_ep, ep);
  973. ep_num = ep_index(ep);
  974. dev = ep->dev;
  975. debug_cond(DEBUG_SETUP != 0,
  976. "%s: *** USB_REQ_SET_FEATURE , ep_num = %d\n",
  977. __func__, ep_num);
  978. if (usb_ctrl->wLength != 0) {
  979. debug_cond(DEBUG_SETUP != 0,
  980. "\tSET_FEATURE: wLength is not zero.....\n");
  981. return 1;
  982. }
  983. switch (usb_ctrl->bRequestType & USB_RECIP_MASK) {
  984. case USB_RECIP_DEVICE:
  985. switch (usb_ctrl->wValue) {
  986. case USB_DEVICE_REMOTE_WAKEUP:
  987. debug_cond(DEBUG_SETUP != 0,
  988. "\tSET_FEATURE:USB_DEVICE_REMOTE_WAKEUP\n");
  989. break;
  990. case USB_DEVICE_B_HNP_ENABLE:
  991. debug_cond(DEBUG_SETUP != 0,
  992. "\tSET_FEATURE: USB_DEVICE_B_HNP_ENABLE\n");
  993. break;
  994. case USB_DEVICE_A_HNP_SUPPORT:
  995. /* RH port supports HNP */
  996. debug_cond(DEBUG_SETUP != 0,
  997. "\tSET_FEATURE:USB_DEVICE_A_HNP_SUPPORT\n");
  998. break;
  999. case USB_DEVICE_A_ALT_HNP_SUPPORT:
  1000. /* other RH port does */
  1001. debug_cond(DEBUG_SETUP != 0,
  1002. "\tSET: USB_DEVICE_A_ALT_HNP_SUPPORT\n");
  1003. break;
  1004. }
  1005. s3c_udc_ep0_zlp(dev);
  1006. return 0;
  1007. case USB_RECIP_INTERFACE:
  1008. debug_cond(DEBUG_SETUP != 0,
  1009. "\tSET_FEATURE: USB_RECIP_INTERFACE\n");
  1010. break;
  1011. case USB_RECIP_ENDPOINT:
  1012. debug_cond(DEBUG_SETUP != 0,
  1013. "\tSET_FEATURE: USB_RECIP_ENDPOINT\n");
  1014. if (usb_ctrl->wValue == USB_ENDPOINT_HALT) {
  1015. if (ep_num == 0) {
  1016. s3c_udc_ep0_set_stall(ep);
  1017. return 0;
  1018. }
  1019. ep->stopped = 1;
  1020. s3c_udc_ep_set_stall(ep);
  1021. }
  1022. s3c_udc_ep0_zlp(dev);
  1023. return 0;
  1024. }
  1025. return 1;
  1026. }
  1027. /*
  1028. * WAIT_FOR_SETUP (OUT_PKT_RDY)
  1029. */
  1030. void s3c_ep0_setup(struct s3c_udc *dev)
  1031. {
  1032. struct s3c_ep *ep = &dev->ep[0];
  1033. int i;
  1034. u8 ep_num;
  1035. /* Nuke all previous transfers */
  1036. nuke(ep, -EPROTO);
  1037. /* read control req from fifo (8 bytes) */
  1038. s3c_fifo_read(ep, (u32 *)usb_ctrl, 8);
  1039. debug_cond(DEBUG_SETUP != 0,
  1040. "%s: bRequestType = 0x%x(%s), bRequest = 0x%x"
  1041. "\twLength = 0x%x, wValue = 0x%x, wIndex= 0x%x\n",
  1042. __func__, usb_ctrl->bRequestType,
  1043. (usb_ctrl->bRequestType & USB_DIR_IN) ? "IN" : "OUT",
  1044. usb_ctrl->bRequest,
  1045. usb_ctrl->wLength, usb_ctrl->wValue, usb_ctrl->wIndex);
  1046. #ifdef DEBUG
  1047. {
  1048. int i, len = sizeof(*usb_ctrl);
  1049. char *p = (char *)usb_ctrl;
  1050. printf("pkt = ");
  1051. for (i = 0; i < len; i++) {
  1052. printf("%02x", ((u8 *)p)[i]);
  1053. if ((i & 7) == 7)
  1054. printf(" ");
  1055. }
  1056. printf("\n");
  1057. }
  1058. #endif
  1059. if (usb_ctrl->bRequest == GET_MAX_LUN_REQUEST &&
  1060. usb_ctrl->wLength != 1) {
  1061. debug_cond(DEBUG_SETUP != 0,
  1062. "\t%s:GET_MAX_LUN_REQUEST:invalid",
  1063. __func__);
  1064. debug_cond(DEBUG_SETUP != 0,
  1065. "wLength = %d, setup returned\n",
  1066. usb_ctrl->wLength);
  1067. s3c_udc_ep0_set_stall(ep);
  1068. dev->ep0state = WAIT_FOR_SETUP;
  1069. return;
  1070. } else if (usb_ctrl->bRequest == BOT_RESET_REQUEST &&
  1071. usb_ctrl->wLength != 0) {
  1072. /* Bulk-Only *mass storge reset of class-specific request */
  1073. debug_cond(DEBUG_SETUP != 0,
  1074. "%s:BOT Rest:invalid wLength =%d, setup returned\n",
  1075. __func__, usb_ctrl->wLength);
  1076. s3c_udc_ep0_set_stall(ep);
  1077. dev->ep0state = WAIT_FOR_SETUP;
  1078. return;
  1079. }
  1080. /* Set direction of EP0 */
  1081. if (likely(usb_ctrl->bRequestType & USB_DIR_IN)) {
  1082. ep->bEndpointAddress |= USB_DIR_IN;
  1083. } else {
  1084. ep->bEndpointAddress &= ~USB_DIR_IN;
  1085. }
  1086. /* cope with automagic for some standard requests. */
  1087. dev->req_std = (usb_ctrl->bRequestType & USB_TYPE_MASK)
  1088. == USB_TYPE_STANDARD;
  1089. dev->req_pending = 1;
  1090. /* Handle some SETUP packets ourselves */
  1091. if (dev->req_std) {
  1092. switch (usb_ctrl->bRequest) {
  1093. case USB_REQ_SET_ADDRESS:
  1094. debug_cond(DEBUG_SETUP != 0,
  1095. "%s: *** USB_REQ_SET_ADDRESS (%d)\n",
  1096. __func__, usb_ctrl->wValue);
  1097. if (usb_ctrl->bRequestType
  1098. != (USB_TYPE_STANDARD | USB_RECIP_DEVICE))
  1099. break;
  1100. udc_set_address(dev, usb_ctrl->wValue);
  1101. return;
  1102. case USB_REQ_SET_CONFIGURATION:
  1103. debug_cond(DEBUG_SETUP != 0,
  1104. "=====================================\n");
  1105. debug_cond(DEBUG_SETUP != 0,
  1106. "%s: USB_REQ_SET_CONFIGURATION (%d)\n",
  1107. __func__, usb_ctrl->wValue);
  1108. if (usb_ctrl->bRequestType == USB_RECIP_DEVICE)
  1109. reset_available = 1;
  1110. break;
  1111. case USB_REQ_GET_DESCRIPTOR:
  1112. debug_cond(DEBUG_SETUP != 0,
  1113. "%s: *** USB_REQ_GET_DESCRIPTOR\n",
  1114. __func__);
  1115. break;
  1116. case USB_REQ_SET_INTERFACE:
  1117. debug_cond(DEBUG_SETUP != 0,
  1118. "%s: *** USB_REQ_SET_INTERFACE (%d)\n",
  1119. __func__, usb_ctrl->wValue);
  1120. if (usb_ctrl->bRequestType == USB_RECIP_INTERFACE)
  1121. reset_available = 1;
  1122. break;
  1123. case USB_REQ_GET_CONFIGURATION:
  1124. debug_cond(DEBUG_SETUP != 0,
  1125. "%s: *** USB_REQ_GET_CONFIGURATION\n",
  1126. __func__);
  1127. break;
  1128. case USB_REQ_GET_STATUS:
  1129. if (!s3c_udc_get_status(dev, usb_ctrl))
  1130. return;
  1131. break;
  1132. case USB_REQ_CLEAR_FEATURE:
  1133. ep_num = usb_ctrl->wIndex & 0x7f;
  1134. if (!s3c_udc_clear_feature(&dev->ep[ep_num].ep))
  1135. return;
  1136. break;
  1137. case USB_REQ_SET_FEATURE:
  1138. ep_num = usb_ctrl->wIndex & 0x7f;
  1139. if (!s3c_udc_set_feature(&dev->ep[ep_num].ep))
  1140. return;
  1141. break;
  1142. default:
  1143. debug_cond(DEBUG_SETUP != 0,
  1144. "%s: *** Default of usb_ctrl->bRequest=0x%x"
  1145. "happened.\n", __func__, usb_ctrl->bRequest);
  1146. break;
  1147. }
  1148. }
  1149. if (likely(dev->driver)) {
  1150. /* device-2-host (IN) or no data setup command,
  1151. * process immediately */
  1152. debug_cond(DEBUG_SETUP != 0,
  1153. "%s:usb_ctrlreq will be passed to fsg_setup()\n",
  1154. __func__);
  1155. spin_unlock(&dev->lock);
  1156. i = dev->driver->setup(&dev->gadget, usb_ctrl);
  1157. spin_lock(&dev->lock);
  1158. if (i < 0) {
  1159. /* setup processing failed, force stall */
  1160. s3c_udc_ep0_set_stall(ep);
  1161. dev->ep0state = WAIT_FOR_SETUP;
  1162. debug_cond(DEBUG_SETUP != 0,
  1163. "\tdev->driver->setup failed (%d),"
  1164. " bRequest = %d\n",
  1165. i, usb_ctrl->bRequest);
  1166. } else if (dev->req_pending) {
  1167. dev->req_pending = 0;
  1168. debug_cond(DEBUG_SETUP != 0,
  1169. "\tdev->req_pending...\n");
  1170. }
  1171. debug_cond(DEBUG_SETUP != 0,
  1172. "\tep0state = %s\n", state_names[dev->ep0state]);
  1173. }
  1174. }
  1175. /*
  1176. * handle ep0 interrupt
  1177. */
  1178. static void s3c_handle_ep0(struct s3c_udc *dev)
  1179. {
  1180. if (dev->ep0state == WAIT_FOR_SETUP) {
  1181. debug_cond(DEBUG_OUT_EP != 0,
  1182. "%s: WAIT_FOR_SETUP\n", __func__);
  1183. s3c_ep0_setup(dev);
  1184. } else {
  1185. debug_cond(DEBUG_OUT_EP != 0,
  1186. "%s: strange state!!(state = %s)\n",
  1187. __func__, state_names[dev->ep0state]);
  1188. }
  1189. }
  1190. static void s3c_ep0_kick(struct s3c_udc *dev, struct s3c_ep *ep)
  1191. {
  1192. debug_cond(DEBUG_EP0 != 0,
  1193. "%s: ep_is_in = %d\n", __func__, ep_is_in(ep));
  1194. if (ep_is_in(ep)) {
  1195. dev->ep0state = DATA_STATE_XMIT;
  1196. s3c_ep0_write(dev);
  1197. } else {
  1198. dev->ep0state = DATA_STATE_RECV;
  1199. s3c_ep0_read(dev);
  1200. }
  1201. }