corenet_ds.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * Corenet DS style board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #include "../board/freescale/common/ics307_clk.h"
  28. #ifdef CONFIG_RAMBOOT_PBL
  29. #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
  30. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  31. #endif
  32. /* High Level Configuration Options */
  33. #define CONFIG_BOOKE
  34. #define CONFIG_E500 /* BOOKE e500 family */
  35. #define CONFIG_E500MC /* BOOKE e500mc family */
  36. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  37. #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
  38. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  39. #define CONFIG_MP /* support multiple processors */
  40. #ifndef CONFIG_SYS_TEXT_BASE
  41. #define CONFIG_SYS_TEXT_BASE 0xeff80000
  42. #endif
  43. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  44. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  45. #endif
  46. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  47. #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
  48. #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
  49. #define CONFIG_PCI /* Enable PCI/PCIE */
  50. #define CONFIG_PCIE1 /* PCIE controler 1 */
  51. #define CONFIG_PCIE2 /* PCIE controler 2 */
  52. #define CONFIG_PCIE3 /* PCIE controler 3 */
  53. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  54. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  55. #define CONFIG_SYS_SRIO
  56. #define CONFIG_SRIO1 /* SRIO port 1 */
  57. #define CONFIG_SRIO2 /* SRIO port 2 */
  58. #define CONFIG_FSL_LAW /* Use common FSL init code */
  59. #define CONFIG_ENV_OVERWRITE
  60. #if defined(CONFIG_RAMBOOT_PBL)
  61. #define CONFIG_SYS_NO_FLASH /* Store ENV in memory only */
  62. #endif
  63. #ifdef CONFIG_SYS_NO_FLASH
  64. #define CONFIG_ENV_IS_NOWHERE
  65. #else
  66. #define CONFIG_ENV_IS_IN_FLASH
  67. #define CONFIG_FLASH_CFI_DRIVER
  68. #define CONFIG_SYS_FLASH_CFI
  69. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  70. #endif
  71. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
  72. /*
  73. * These can be toggled for performance analysis, otherwise use default.
  74. */
  75. #define CONFIG_SYS_CACHE_STASHING
  76. #define CONFIG_BACKSIDE_L2_CACHE
  77. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  78. #define CONFIG_BTB /* toggle branch predition */
  79. #define CONFIG_DDR_ECC
  80. #ifdef CONFIG_DDR_ECC
  81. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  82. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  83. #endif
  84. #define CONFIG_ENABLE_36BIT_PHYS
  85. #ifdef CONFIG_PHYS_64BIT
  86. #define CONFIG_ADDR_MAP
  87. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  88. #endif
  89. #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
  90. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  91. #define CONFIG_SYS_MEMTEST_END 0x00400000
  92. #define CONFIG_SYS_ALT_MEMTEST
  93. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  94. /*
  95. * Config the L3 Cache as L3 SRAM
  96. */
  97. #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
  98. #ifdef CONFIG_PHYS_64BIT
  99. #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
  100. #else
  101. #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
  102. #endif
  103. #define CONFIG_SYS_L3_SIZE (1024 << 10)
  104. #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
  105. /*
  106. * Base addresses -- Note these are effective addresses where the
  107. * actual resources get mapped (not physical addresses)
  108. */
  109. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000 /* CCSRBAR Default */
  110. #define CONFIG_SYS_CCSRBAR 0xfe000000 /* relocated CCSRBAR */
  111. #ifdef CONFIG_PHYS_64BIT
  112. #define CONFIG_SYS_CCSRBAR_PHYS 0xffe000000ull /* physical addr of CCSRBAR */
  113. #else
  114. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  115. #endif
  116. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  117. #ifdef CONFIG_PHYS_64BIT
  118. #define CONFIG_SYS_DCSRBAR 0xf0000000
  119. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  120. #endif
  121. /* EEPROM */
  122. #define CONFIG_ID_EEPROM
  123. #define CONFIG_SYS_I2C_EEPROM_NXID
  124. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  125. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  126. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  127. /*
  128. * DDR Setup
  129. */
  130. #define CONFIG_VERY_BIG_RAM
  131. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  132. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  133. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  134. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  135. #define CONFIG_DDR_SPD
  136. #define CONFIG_FSL_DDR3
  137. #define CONFIG_SYS_SPD_BUS_NUM 1
  138. #define SPD_EEPROM_ADDRESS1 0x51
  139. #define SPD_EEPROM_ADDRESS2 0x52
  140. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  141. /*
  142. * Local Bus Definitions
  143. */
  144. /* Set the local bus clock 1/8 of platform clock */
  145. #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
  146. #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
  147. #ifdef CONFIG_PHYS_64BIT
  148. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  149. #else
  150. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  151. #endif
  152. #define CONFIG_SYS_BR0_PRELIM \
  153. (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
  154. BR_PS_16 | BR_V)
  155. #define CONFIG_SYS_OR0_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
  156. | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
  157. #define CONFIG_SYS_BR1_PRELIM \
  158. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
  159. #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
  160. #define CONFIG_FSL_NGPIXIS /* use common ngPIXIS code */
  161. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  162. #ifdef CONFIG_PHYS_64BIT
  163. #define PIXIS_BASE_PHYS 0xfffdf0000ull
  164. #else
  165. #define PIXIS_BASE_PHYS PIXIS_BASE
  166. #endif
  167. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
  168. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  169. #define PIXIS_LBMAP_SWITCH 7
  170. #define PIXIS_LBMAP_MASK 0xf0
  171. #define PIXIS_LBMAP_SHIFT 4
  172. #define PIXIS_LBMAP_ALTBANK 0x40
  173. #define CONFIG_SYS_FLASH_QUIET_TEST
  174. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  175. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  176. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  177. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  178. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  179. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  180. #if defined(CONFIG_RAMBOOT_PBL)
  181. #define CONFIG_SYS_RAMBOOT
  182. #endif
  183. #define CONFIG_SYS_FLASH_EMPTY_INFO
  184. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  185. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  186. #define CONFIG_BOARD_EARLY_INIT_F
  187. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  188. #define CONFIG_MISC_INIT_R
  189. #define CONFIG_HWCONFIG
  190. /* define to use L1 as initial stack */
  191. #define CONFIG_L1_INIT_RAM
  192. #define CONFIG_SYS_INIT_RAM_LOCK
  193. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  194. #ifdef CONFIG_PHYS_64BIT
  195. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  196. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
  197. /* The assembler doesn't like typecast */
  198. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  199. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  200. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  201. #else
  202. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
  203. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  204. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  205. #endif
  206. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
  207. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  208. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  209. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  210. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  211. /* Serial Port - controlled on board with jumper J8
  212. * open - index 2
  213. * shorted - index 1
  214. */
  215. #define CONFIG_CONS_INDEX 1
  216. #define CONFIG_SYS_NS16550
  217. #define CONFIG_SYS_NS16550_SERIAL
  218. #define CONFIG_SYS_NS16550_REG_SIZE 1
  219. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  220. #define CONFIG_SYS_BAUDRATE_TABLE \
  221. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  222. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  223. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  224. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  225. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  226. /* Use the HUSH parser */
  227. #define CONFIG_SYS_HUSH_PARSER
  228. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  229. /* pass open firmware flat tree */
  230. #define CONFIG_OF_LIBFDT
  231. #define CONFIG_OF_BOARD_SETUP
  232. #define CONFIG_OF_STDOUT_VIA_ALIAS
  233. /* new uImage format support */
  234. #define CONFIG_FIT
  235. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  236. /* I2C */
  237. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  238. #define CONFIG_HARD_I2C /* I2C with hardware support */
  239. #define CONFIG_I2C_MULTI_BUS
  240. #define CONFIG_I2C_CMD_TREE
  241. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  242. #define CONFIG_SYS_I2C_SLAVE 0x7F
  243. #define CONFIG_SYS_I2C_OFFSET 0x118000
  244. #define CONFIG_SYS_I2C2_OFFSET 0x118100
  245. /*
  246. * RapidIO
  247. */
  248. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
  249. #ifdef CONFIG_PHYS_64BIT
  250. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
  251. #else
  252. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
  253. #endif
  254. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
  255. #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
  256. #ifdef CONFIG_PHYS_64BIT
  257. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
  258. #else
  259. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
  260. #endif
  261. #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
  262. /*
  263. * General PCI
  264. * Memory space is mapped 1-1, but I/O space must start from 0.
  265. */
  266. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  267. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  268. #ifdef CONFIG_PHYS_64BIT
  269. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  270. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  271. #else
  272. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  273. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  274. #endif
  275. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  276. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  277. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  278. #ifdef CONFIG_PHYS_64BIT
  279. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  280. #else
  281. #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
  282. #endif
  283. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  284. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  285. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  286. #ifdef CONFIG_PHYS_64BIT
  287. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  288. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  289. #else
  290. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  291. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  292. #endif
  293. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  294. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  295. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  296. #ifdef CONFIG_PHYS_64BIT
  297. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  298. #else
  299. #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
  300. #endif
  301. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  302. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  303. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xe0000000
  304. #ifdef CONFIG_PHYS_64BIT
  305. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  306. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
  307. #else
  308. #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
  309. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
  310. #endif
  311. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  312. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  313. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  314. #ifdef CONFIG_PHYS_64BIT
  315. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  316. #else
  317. #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
  318. #endif
  319. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  320. /* controller 4, Base address 203000 */
  321. #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
  322. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
  323. #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
  324. #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
  325. #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
  326. #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
  327. /* Qman/Bman */
  328. #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
  329. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  330. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  331. #ifdef CONFIG_PHYS_64BIT
  332. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  333. #else
  334. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  335. #endif
  336. #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
  337. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  338. #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
  339. #ifdef CONFIG_PHYS_64BIT
  340. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
  341. #else
  342. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  343. #endif
  344. #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
  345. #define CONFIG_SYS_DPAA_FMAN
  346. #define CONFIG_SYS_DPAA_PME
  347. /* Default address of microcode for the Linux Fman driver */
  348. #define CONFIG_SYS_FMAN_FW_ADDR 0xEF000000
  349. #ifdef CONFIG_PHYS_64BIT
  350. #define CONFIG_SYS_FMAN_FW_ADDR_PHYS 0xFEF000000ULL
  351. #else
  352. #define CONFIG_SYS_FMAN_FW_ADDR_PHYS CONFIG_SYS_FMAN_FW_ADDR
  353. #endif
  354. #ifdef CONFIG_SYS_DPAA_FMAN
  355. #define CONFIG_FMAN_ENET
  356. #endif
  357. #ifdef CONFIG_PCI
  358. #define CONFIG_NET_MULTI
  359. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  360. #define CONFIG_E1000
  361. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  362. #define CONFIG_DOS_PARTITION
  363. #endif /* CONFIG_PCI */
  364. /* SATA */
  365. #ifdef CONFIG_FSL_SATA_V2
  366. #define CONFIG_LIBATA
  367. #define CONFIG_FSL_SATA
  368. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  369. #define CONFIG_SATA1
  370. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  371. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  372. #define CONFIG_SATA2
  373. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  374. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  375. #define CONFIG_LBA48
  376. #define CONFIG_CMD_SATA
  377. #define CONFIG_DOS_PARTITION
  378. #define CONFIG_CMD_EXT2
  379. #endif
  380. #ifdef CONFIG_FMAN_ENET
  381. #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
  382. #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
  383. #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
  384. #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
  385. #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
  386. #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
  387. #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
  388. #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
  389. #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
  390. #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
  391. #define CONFIG_SYS_TBIPA_VALUE 8
  392. #define CONFIG_MII /* MII PHY management */
  393. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  394. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  395. #endif
  396. /*
  397. * Environment
  398. */
  399. #define CONFIG_ENV_SIZE 0x2000
  400. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  401. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  402. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  403. /*
  404. * Command line configuration.
  405. */
  406. #include <config_cmd_default.h>
  407. #define CONFIG_CMD_ELF
  408. #define CONFIG_CMD_ERRATA
  409. #define CONFIG_CMD_IRQ
  410. #define CONFIG_CMD_I2C
  411. #define CONFIG_CMD_MII
  412. #define CONFIG_CMD_PING
  413. #define CONFIG_CMD_SETEXPR
  414. #define CONFIG_CMD_DHCP
  415. #ifdef CONFIG_PCI
  416. #define CONFIG_CMD_PCI
  417. #define CONFIG_CMD_NET
  418. #endif
  419. /*
  420. * USB
  421. */
  422. #define CONFIG_CMD_USB
  423. #define CONFIG_USB_STORAGE
  424. #define CONFIG_USB_EHCI
  425. #define CONFIG_USB_EHCI_FSL
  426. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  427. #define CONFIG_CMD_EXT2
  428. #define CONFIG_MMC
  429. #ifdef CONFIG_MMC
  430. #define CONFIG_FSL_ESDHC
  431. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  432. #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
  433. #define CONFIG_CMD_MMC
  434. #define CONFIG_GENERIC_MMC
  435. #define CONFIG_CMD_EXT2
  436. #define CONFIG_CMD_FAT
  437. #define CONFIG_DOS_PARTITION
  438. #endif
  439. /*
  440. * Miscellaneous configurable options
  441. */
  442. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  443. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  444. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  445. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  446. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  447. #ifdef CONFIG_CMD_KGDB
  448. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  449. #else
  450. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  451. #endif
  452. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  453. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  454. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  455. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  456. /*
  457. * For booting Linux, the board info and command line data
  458. * have to be in the first 16 MB of memory, since this is
  459. * the maximum mapped by the Linux kernel during initialization.
  460. */
  461. #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
  462. #define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */
  463. #ifdef CONFIG_CMD_KGDB
  464. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  465. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  466. #endif
  467. /*
  468. * Environment Configuration
  469. */
  470. #define CONFIG_ROOTPATH /opt/nfsroot
  471. #define CONFIG_BOOTFILE uImage
  472. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  473. /* default location for tftp and bootm */
  474. #define CONFIG_LOADADDR 1000000
  475. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  476. #define CONFIG_BAUDRATE 115200
  477. #define CONFIG_EXTRA_ENV_SETTINGS \
  478. "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
  479. "bank_intlv=cs0_cs1\0" \
  480. "netdev=eth0\0" \
  481. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  482. "ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0" \
  483. "tftpflash=tftpboot $loadaddr $uboot && " \
  484. "protect off $ubootaddr +$filesize && " \
  485. "erase $ubootaddr +$filesize && " \
  486. "cp.b $loadaddr $ubootaddr $filesize && " \
  487. "protect on $ubootaddr +$filesize && " \
  488. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  489. "consoledev=ttyS0\0" \
  490. "ramdiskaddr=2000000\0" \
  491. "ramdiskfile=p4080ds/ramdisk.uboot\0" \
  492. "fdtaddr=c00000\0" \
  493. "fdtfile=p4080ds/p4080ds.dtb\0" \
  494. "bdev=sda3\0" \
  495. "c=ffe\0" \
  496. "fman_ucode="MK_STR(CONFIG_SYS_FMAN_FW_ADDR_PHYS)"\0"
  497. #define CONFIG_HDBOOT \
  498. "setenv bootargs root=/dev/$bdev rw " \
  499. "console=$consoledev,$baudrate $othbootargs;" \
  500. "tftp $loadaddr $bootfile;" \
  501. "tftp $fdtaddr $fdtfile;" \
  502. "bootm $loadaddr - $fdtaddr"
  503. #define CONFIG_NFSBOOTCOMMAND \
  504. "setenv bootargs root=/dev/nfs rw " \
  505. "nfsroot=$serverip:$rootpath " \
  506. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  507. "console=$consoledev,$baudrate $othbootargs;" \
  508. "tftp $loadaddr $bootfile;" \
  509. "tftp $fdtaddr $fdtfile;" \
  510. "bootm $loadaddr - $fdtaddr"
  511. #define CONFIG_RAMBOOTCOMMAND \
  512. "setenv bootargs root=/dev/ram rw " \
  513. "console=$consoledev,$baudrate $othbootargs;" \
  514. "tftp $ramdiskaddr $ramdiskfile;" \
  515. "tftp $loadaddr $bootfile;" \
  516. "tftp $fdtaddr $fdtfile;" \
  517. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  518. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  519. #endif /* __CONFIG_H */