tlb.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/mmu.h>
  27. struct fsl_e_tlb_entry tlb_table[] = {
  28. /* TLB 0 - for temp stack in cache */
  29. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR,
  30. CONFIG_SYS_INIT_RAM_ADDR_PHYS,
  31. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  32. 0, 0, BOOKE_PAGESZ_4K, 0),
  33. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  34. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
  35. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  36. 0, 0, BOOKE_PAGESZ_4K, 0),
  37. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  38. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
  39. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  40. 0, 0, BOOKE_PAGESZ_4K, 0),
  41. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  42. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
  43. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  44. 0, 0, BOOKE_PAGESZ_4K, 0),
  45. SET_TLB_ENTRY(0, PIXIS_BASE, PIXIS_BASE_PHYS,
  46. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  47. 0, 0, BOOKE_PAGESZ_4K, 0),
  48. /* TLB 1 */
  49. /* *I*** - Covers boot page */
  50. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR)
  51. /*
  52. * *I*G - L3SRAM. When L3 is used as 1M SRAM, the address of the
  53. * SRAM is at 0xfff00000, it covered the 0xfffff000.
  54. */
  55. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_ADDR, CONFIG_SYS_INIT_L3_ADDR,
  56. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  57. 0, 0, BOOKE_PAGESZ_1M, 1),
  58. #else
  59. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  60. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  61. 0, 0, BOOKE_PAGESZ_4K, 1),
  62. #endif
  63. /* *I*G* - CCSRBAR */
  64. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  65. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  66. 0, 1, BOOKE_PAGESZ_16M, 1),
  67. /* *I*G* - Flash, localbus */
  68. /* This will be changed to *I*G* after relocation to RAM. */
  69. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  70. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  71. 0, 2, BOOKE_PAGESZ_256M, 1),
  72. /* *I*G* - PCI */
  73. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
  74. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  75. 0, 3, BOOKE_PAGESZ_1G, 1),
  76. /* *I*G* - PCI */
  77. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x40000000,
  78. CONFIG_SYS_PCIE1_MEM_PHYS + 0x40000000,
  79. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  80. 0, 4, BOOKE_PAGESZ_256M, 1),
  81. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x50000000,
  82. CONFIG_SYS_PCIE1_MEM_PHYS + 0x50000000,
  83. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  84. 0, 5, BOOKE_PAGESZ_256M, 1),
  85. /* *I*G* - PCI I/O */
  86. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
  87. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  88. 0, 6, BOOKE_PAGESZ_256K, 1),
  89. /* Bman/Qman */
  90. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE, CONFIG_SYS_BMAN_MEM_PHYS,
  91. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  92. 0, 9, BOOKE_PAGESZ_1M, 1),
  93. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x00100000,
  94. CONFIG_SYS_BMAN_MEM_PHYS + 0x00100000,
  95. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  96. 0, 10, BOOKE_PAGESZ_1M, 1),
  97. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE, CONFIG_SYS_QMAN_MEM_PHYS,
  98. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  99. 0, 11, BOOKE_PAGESZ_1M, 1),
  100. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x00100000,
  101. CONFIG_SYS_QMAN_MEM_PHYS + 0x00100000,
  102. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  103. 0, 12, BOOKE_PAGESZ_1M, 1),
  104. #ifdef CONFIG_SYS_DCSRBAR_PHYS
  105. SET_TLB_ENTRY(1, CONFIG_SYS_DCSRBAR, CONFIG_SYS_DCSRBAR_PHYS,
  106. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  107. 0, 13, BOOKE_PAGESZ_4M, 1),
  108. #endif
  109. };
  110. int num_tlb_entries = ARRAY_SIZE(tlb_table);