atmel_dataflash_spi.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /*
  2. * Driver for ATMEL DataFlash support
  3. * Author : Hamid Ikdoumi (Atmel)
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. *
  20. */
  21. #include <common.h>
  22. #include <asm/arch/hardware.h>
  23. #include <asm/arch/clk.h>
  24. #include <asm/arch/gpio.h>
  25. #include <asm/arch/io.h>
  26. #include <asm/arch/at91_pio.h>
  27. #include <asm/arch/at91_spi.h>
  28. #include <dataflash.h>
  29. #define AT91_SPI_PCS0_DATAFLASH_CARD 0xE /* Chip Select 0: NPCS0%1110 */
  30. #define AT91_SPI_PCS1_DATAFLASH_CARD 0xD /* Chip Select 1: NPCS1%1101 */
  31. #define AT91_SPI_PCS2_DATAFLASH_CARD 0xB /* Chip Select 2: NPCS2%1011 */
  32. #define AT91_SPI_PCS3_DATAFLASH_CARD 0x7 /* Chip Select 3: NPCS3%0111 */
  33. void AT91F_SpiInit(void)
  34. {
  35. /* Reset the SPI */
  36. writel(AT91_SPI_SWRST, AT91_BASE_SPI + AT91_SPI_CR);
  37. /* Configure SPI in Master Mode with No CS selected !!! */
  38. writel(AT91_SPI_MSTR | AT91_SPI_MODFDIS | AT91_SPI_PCS,
  39. AT91_BASE_SPI + AT91_SPI_MR);
  40. /* Configure CS0 */
  41. writel(AT91_SPI_NCPHA |
  42. (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
  43. (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
  44. ((get_mck_clk_rate() / AT91_SPI_CLK) << 8),
  45. AT91_BASE_SPI + AT91_SPI_CSR(0));
  46. #ifdef CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS1
  47. /* Configure CS1 */
  48. writel(AT91_SPI_NCPHA |
  49. (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
  50. (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
  51. ((get_mck_clk_rate() / AT91_SPI_CLK) << 8),
  52. AT91_BASE_SPI + AT91_SPI_CSR(1));
  53. #endif
  54. #ifdef CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS2
  55. /* Configure CS2 */
  56. writel(AT91_SPI_NCPHA |
  57. (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
  58. (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
  59. ((get_mck_clk_rate() / AT91_SPI_CLK) << 8),
  60. AT91_BASE_SPI + AT91_SPI_CSR(2));
  61. #endif
  62. #ifdef CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3
  63. /* Configure CS3 */
  64. writel(AT91_SPI_NCPHA |
  65. (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
  66. (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
  67. ((get_mck_clk_rate() / AT91_SPI_CLK) << 8),
  68. AT91_BASE_SPI + AT91_SPI_CSR(3));
  69. #endif
  70. /* SPI_Enable */
  71. writel(AT91_SPI_SPIEN, AT91_BASE_SPI + AT91_SPI_CR);
  72. while (!(readl(AT91_BASE_SPI + AT91_SPI_SR) & AT91_SPI_SPIENS));
  73. /*
  74. * Add tempo to get SPI in a safe state.
  75. * Should not be needed for new silicon (Rev B)
  76. */
  77. udelay(500000);
  78. readl(AT91_BASE_SPI + AT91_SPI_SR);
  79. readl(AT91_BASE_SPI + AT91_SPI_RDR);
  80. }
  81. void AT91F_SpiEnable(int cs)
  82. {
  83. unsigned long mode;
  84. switch (cs) {
  85. case 0: /* Configure SPI CS0 for Serial DataFlash AT45DBxx */
  86. mode = readl(AT91_BASE_SPI + AT91_SPI_MR);
  87. mode &= 0xFFF0FFFF;
  88. writel(mode | ((AT91_SPI_PCS0_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
  89. AT91_BASE_SPI + AT91_SPI_MR);
  90. break;
  91. case 1: /* Configure SPI CS1 for Serial DataFlash AT45DBxx */
  92. mode = readl(AT91_BASE_SPI + AT91_SPI_MR);
  93. mode &= 0xFFF0FFFF;
  94. writel(mode | ((AT91_SPI_PCS1_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
  95. AT91_BASE_SPI + AT91_SPI_MR);
  96. break;
  97. case 2: /* Configure SPI CS2 for Serial DataFlash AT45DBxx */
  98. mode = readl(AT91_BASE_SPI + AT91_SPI_MR);
  99. mode &= 0xFFF0FFFF;
  100. writel(mode | ((AT91_SPI_PCS2_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
  101. AT91_BASE_SPI + AT91_SPI_MR);
  102. break;
  103. case 3:
  104. mode = readl(AT91_BASE_SPI + AT91_SPI_MR);
  105. mode &= 0xFFF0FFFF;
  106. writel(mode | ((AT91_SPI_PCS3_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
  107. AT91_BASE_SPI + AT91_SPI_MR);
  108. break;
  109. }
  110. /* SPI_Enable */
  111. writel(AT91_SPI_SPIEN, AT91_BASE_SPI + AT91_SPI_CR);
  112. }
  113. unsigned int AT91F_SpiWrite1(AT91PS_DataflashDesc pDesc);
  114. unsigned int AT91F_SpiWrite(AT91PS_DataflashDesc pDesc)
  115. {
  116. unsigned int timeout;
  117. pDesc->state = BUSY;
  118. writel(AT91_SPI_TXTDIS + AT91_SPI_RXTDIS, AT91_BASE_SPI + AT91_SPI_PTCR);
  119. /* Initialize the Transmit and Receive Pointer */
  120. writel((unsigned int)pDesc->rx_cmd_pt, AT91_BASE_SPI + AT91_SPI_RPR);
  121. writel((unsigned int)pDesc->tx_cmd_pt, AT91_BASE_SPI + AT91_SPI_TPR);
  122. /* Intialize the Transmit and Receive Counters */
  123. writel(pDesc->rx_cmd_size, AT91_BASE_SPI + AT91_SPI_RCR);
  124. writel(pDesc->tx_cmd_size, AT91_BASE_SPI + AT91_SPI_TCR);
  125. if (pDesc->tx_data_size != 0) {
  126. /* Initialize the Next Transmit and Next Receive Pointer */
  127. writel((unsigned int)pDesc->rx_data_pt, AT91_BASE_SPI + AT91_SPI_RNPR);
  128. writel((unsigned int)pDesc->tx_data_pt, AT91_BASE_SPI + AT91_SPI_TNPR);
  129. /* Intialize the Next Transmit and Next Receive Counters */
  130. writel(pDesc->rx_data_size, AT91_BASE_SPI + AT91_SPI_RNCR);
  131. writel(pDesc->tx_data_size, AT91_BASE_SPI + AT91_SPI_TNCR);
  132. }
  133. /* arm simple, non interrupt dependent timer */
  134. reset_timer_masked();
  135. timeout = 0;
  136. writel(AT91_SPI_TXTEN + AT91_SPI_RXTEN, AT91_BASE_SPI + AT91_SPI_PTCR);
  137. while (!(readl(AT91_BASE_SPI + AT91_SPI_SR) & AT91_SPI_RXBUFF) &&
  138. ((timeout = get_timer_masked()) < CONFIG_SYS_SPI_WRITE_TOUT));
  139. writel(AT91_SPI_TXTDIS + AT91_SPI_RXTDIS, AT91_BASE_SPI + AT91_SPI_PTCR);
  140. pDesc->state = IDLE;
  141. if (timeout >= CONFIG_SYS_SPI_WRITE_TOUT) {
  142. printf("Error Timeout\n\r");
  143. return DATAFLASH_ERROR;
  144. }
  145. return DATAFLASH_OK;
  146. }