tegra20-common.h 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. /*
  2. * (C) Copyright 2010-2012
  3. * NVIDIA Corporation <www.nvidia.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __TEGRA20_COMMON_H
  24. #define __TEGRA20_COMMON_H
  25. #include <asm/sizes.h>
  26. /*
  27. * QUOTE(m) will evaluate to a string version of the value of the macro m
  28. * passed in. The extra level of indirection here is to first evaluate the
  29. * macro m before applying the quoting operator.
  30. */
  31. #define QUOTE_(m) #m
  32. #define QUOTE(m) QUOTE_(m)
  33. /*
  34. * High Level Configuration Options
  35. */
  36. #define CONFIG_ARMCORTEXA9 /* This is an ARM V7 CPU core */
  37. #define CONFIG_TEGRA20 /* in a NVidia Tegra20 core */
  38. #define CONFIG_TEGRA /* which is a Tegra generic machine */
  39. #define CONFIG_SYS_L2CACHE_OFF /* No L2 cache */
  40. #define CONFIG_SYS_CACHELINE_SIZE 32
  41. #include <asm/arch/tegra20.h> /* get chip and board defs */
  42. /*
  43. * Display CPU and Board information
  44. */
  45. #define CONFIG_DISPLAY_CPUINFO
  46. #define CONFIG_DISPLAY_BOARDINFO
  47. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  48. #define CONFIG_OF_LIBFDT /* enable passing of devicetree */
  49. #ifdef CONFIG_TEGRA_LP0
  50. #define TEGRA_LP0_ADDR 0x1C406000
  51. #define TEGRA_LP0_SIZE 0x2000
  52. #define TEGRA_LP0_VEC \
  53. "lp0_vec=" QUOTE(TEGRA_LP0_SIZE) "@" QUOTE(TEGRA_LP0_ADDR) " "
  54. #else
  55. #define TEGRA_LP0_VEC
  56. #endif
  57. /* Environment */
  58. #define CONFIG_ENV_VARS_UBOOT_CONFIG
  59. #define CONFIG_ENV_SIZE 0x2000 /* Total Size Environment */
  60. /*
  61. * Size of malloc() pool
  62. */
  63. #define CONFIG_SYS_MALLOC_LEN (4 << 20) /* 4MB */
  64. /*
  65. * PllX Configuration
  66. */
  67. #define CONFIG_SYS_CPU_OSC_FREQUENCY 1000000 /* Set CPU clock to 1GHz */
  68. /*
  69. * NS16550 Configuration
  70. */
  71. #define V_NS16550_CLK 216000000 /* 216MHz (pllp_out0) */
  72. #define CONFIG_SYS_NS16550
  73. #define CONFIG_SYS_NS16550_SERIAL
  74. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  75. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  76. /*
  77. * select serial console configuration
  78. */
  79. #define CONFIG_CONS_INDEX 1
  80. /* allow to overwrite serial and ethaddr */
  81. #define CONFIG_ENV_OVERWRITE
  82. #define CONFIG_BAUDRATE 115200
  83. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  84. 115200}
  85. /*
  86. * This parameter affects a TXFILLTUNING field that controls how much data is
  87. * sent to the latency fifo before it is sent to the wire. Without this
  88. * parameter, the default (2) causes occasional Data Buffer Errors in OUT
  89. * packets depending on the buffer address and size.
  90. */
  91. #define CONFIG_USB_EHCI_TXFIFO_THRESH 10
  92. #define CONFIG_EHCI_IS_TDI
  93. #define CONFIG_EHCI_DCACHE
  94. /* Total I2C ports on Tegra20 */
  95. #define TEGRA_I2C_NUM_CONTROLLERS 4
  96. /* include default commands */
  97. #include <config_cmd_default.h>
  98. /* remove unused commands */
  99. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  100. #undef CONFIG_CMD_FPGA /* FPGA configuration support */
  101. #undef CONFIG_CMD_IMI
  102. #undef CONFIG_CMD_IMLS
  103. #undef CONFIG_CMD_NFS /* NFS support */
  104. #undef CONFIG_CMD_NET /* network support */
  105. /* turn on command-line edit/hist/auto */
  106. #define CONFIG_CMDLINE_EDITING
  107. #define CONFIG_COMMAND_HISTORY
  108. #define CONFIG_AUTO_COMPLETE
  109. #define CONFIG_SYS_NO_FLASH
  110. /* Environment information, boards can override if required */
  111. #define CONFIG_CONSOLE_MUX
  112. #define CONFIG_SYS_CONSOLE_IS_IN_ENV
  113. #define TEGRA_DEVICE_SETTINGS "stdin=serial\0" \
  114. "stdout=serial\0" \
  115. "stderr=serial\0"
  116. #define CONFIG_LOADADDR 0x408000 /* def. location for kernel */
  117. #define CONFIG_BOOTDELAY 2 /* -1 to disable auto boot */
  118. /*
  119. * Miscellaneous configurable options
  120. */
  121. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  122. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  123. #define CONFIG_SYS_PROMPT V_PROMPT
  124. /*
  125. * Increasing the size of the IO buffer as default nfsargs size is more
  126. * than 256 and so it is not possible to edit it
  127. */
  128. #define CONFIG_SYS_CBSIZE (256 * 2) /* Console I/O Buffer Size */
  129. /* Print Buffer Size */
  130. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  131. sizeof(CONFIG_SYS_PROMPT) + 16)
  132. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  133. /* Boot Argument Buffer Size */
  134. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  135. #define CONFIG_SYS_MEMTEST_START (NV_PA_SDRC_CS0 + 0x600000)
  136. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x100000)
  137. #define CONFIG_SYS_LOAD_ADDR (0xA00800) /* default */
  138. #define CONFIG_SYS_HZ 1000
  139. #define CONFIG_STACKBASE 0x2800000 /* 40MB */
  140. /*-----------------------------------------------------------------------
  141. * Physical Memory Map
  142. */
  143. #define CONFIG_NR_DRAM_BANKS 1
  144. #define PHYS_SDRAM_1 NV_PA_SDRC_CS0
  145. #define PHYS_SDRAM_1_SIZE 0x20000000 /* 512M */
  146. #define CONFIG_SYS_TEXT_BASE 0x0010c000
  147. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  148. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_STACKBASE
  149. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_MALLOC_LEN
  150. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  151. CONFIG_SYS_INIT_RAM_SIZE - \
  152. GENERATED_GBL_DATA_SIZE)
  153. #define CONFIG_TEGRA_GPIO
  154. #define CONFIG_CMD_GPIO
  155. #define CONFIG_CMD_ENTERRCM
  156. #define CONFIG_CMD_BOOTZ
  157. /* Defines for SPL */
  158. #define CONFIG_SPL
  159. #define CONFIG_SPL_NAND_SIMPLE
  160. #define CONFIG_SPL_TEXT_BASE 0x00108000
  161. #define CONFIG_SPL_MAX_SIZE 0x00004000
  162. #define CONFIG_SYS_SPL_MALLOC_START 0x00090000
  163. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x00010000
  164. #define CONFIG_SPL_STACK 0x000ffffc
  165. #define CONFIG_SPL_LIBCOMMON_SUPPORT
  166. #define CONFIG_SPL_LIBGENERIC_SUPPORT
  167. #define CONFIG_SPL_SERIAL_SUPPORT
  168. #define CONFIG_SPL_GPIO_SUPPORT
  169. #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/tegra20/u-boot-spl.lds"
  170. #define CONFIG_SYS_NAND_SELF_INIT
  171. #endif /* __TEGRA20_COMMON_H */