IceCube.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_ICECUBE 1 /* ... on IceCube board */
  31. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  32. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  33. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  34. /*
  35. * Serial console configuration
  36. */
  37. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  38. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  39. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  40. #ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
  41. /*
  42. * PCI Mapping:
  43. * 0x40000000 - 0x4fffffff - PCI Memory
  44. * 0x50000000 - 0x50ffffff - PCI IO Space
  45. */
  46. #define CONFIG_PCI
  47. #if defined(CONFIG_PCI)
  48. #define CONFIG_PCI_PNP 1
  49. #define CONFIG_PCI_SCAN_SHOW 1
  50. #define CONFIG_PCI_MEM_BUS 0x40000000
  51. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  52. #define CONFIG_PCI_MEM_SIZE 0x10000000
  53. #define CONFIG_PCI_IO_BUS 0x50000000
  54. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  55. #define CONFIG_PCI_IO_SIZE 0x01000000
  56. #endif
  57. #define CFG_XLB_PIPELINING 1
  58. #define CONFIG_NET_MULTI 1
  59. #define CONFIG_MII 1
  60. #define CONFIG_EEPRO100 1
  61. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  62. #define CONFIG_NS8382X 1
  63. #else
  64. #define CONFIG_MII 1
  65. #endif
  66. /* Partitions */
  67. #define CONFIG_MAC_PARTITION
  68. #define CONFIG_DOS_PARTITION
  69. #define CONFIG_ISO_PARTITION
  70. /* USB */
  71. #define CONFIG_USB_OHCI_NEW
  72. #define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
  73. #define CONFIG_USB_STORAGE
  74. #define CFG_OHCI_BE_CONTROLLER
  75. #undef CFG_USB_OHCI_BOARD_INIT
  76. #define CFG_USB_OHCI_CPU_INIT 1
  77. #define CFG_USB_OHCI_REGS_BASE MPC5XXX_USB
  78. #define CFG_USB_OHCI_SLOT_NAME "mpc5200"
  79. #define CFG_USB_OHCI_MAX_ROOT_PORTS 15
  80. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  81. /*
  82. * BOOTP options
  83. */
  84. #define CONFIG_BOOTP_BOOTFILESIZE
  85. #define CONFIG_BOOTP_BOOTPATH
  86. #define CONFIG_BOOTP_GATEWAY
  87. #define CONFIG_BOOTP_HOSTNAME
  88. /*
  89. * Command line configuration.
  90. */
  91. #include <config_cmd_default.h>
  92. #define CONFIG_CMD_EEPROM
  93. #define CONFIG_CMD_FAT
  94. #define CONFIG_CMD_I2C
  95. #define CONFIG_CMD_IDE
  96. #define CONFIG_CMD_NFS
  97. #define CONFIG_CMD_SNTP
  98. #define CONFIG_CMD_USB
  99. #if defined(CONFIG_PCI)
  100. #define CONFIG_CMD_PCI
  101. #endif
  102. #if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
  103. # define CFG_LOWBOOT 1
  104. # define CFG_LOWBOOT16 1
  105. #endif
  106. #if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
  107. #if defined(CONFIG_LITE5200B)
  108. # error CFG_LOWBOOT08 is incompatible with the Lite5200B
  109. #else
  110. # define CFG_LOWBOOT 1
  111. # define CFG_LOWBOOT08 1
  112. #endif
  113. #endif
  114. /*
  115. * Autobooting
  116. */
  117. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  118. #define CONFIG_PREBOOT "echo;" \
  119. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  120. "echo"
  121. #undef CONFIG_BOOTARGS
  122. #define CONFIG_EXTRA_ENV_SETTINGS \
  123. "netdev=eth0\0" \
  124. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  125. "nfsroot=${serverip}:${rootpath}\0" \
  126. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  127. "addip=setenv bootargs ${bootargs} " \
  128. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  129. ":${hostname}:${netdev}:off panic=1\0" \
  130. "flash_nfs=run nfsargs addip;" \
  131. "bootm ${kernel_addr}\0" \
  132. "flash_self=run ramargs addip;" \
  133. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  134. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  135. "rootpath=/opt/eldk/ppc_82xx\0" \
  136. "bootfile=/tftpboot/MPC5200/uImage\0" \
  137. ""
  138. #define CONFIG_BOOTCOMMAND "run flash_self"
  139. #if defined(CONFIG_MPC5200)
  140. /*
  141. * IPB Bus clocking configuration.
  142. */
  143. #if defined(CONFIG_LITE5200B)
  144. #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  145. #else
  146. #undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  147. #endif
  148. #endif /* CONFIG_MPC5200 */
  149. /* pass open firmware flat tree */
  150. #define CONFIG_OF_FLAT_TREE 1
  151. #define CONFIG_OF_BOARD_SETUP 1
  152. /* maximum size of the flat tree (8K) */
  153. #define OF_FLAT_TREE_MAX_SIZE 8192
  154. #define OF_CPU "PowerPC,5200@0"
  155. #define OF_SOC "soc5200@f0000000"
  156. #define OF_TBCLK (bd->bi_busfreq / 4)
  157. #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
  158. /*
  159. * I2C configuration
  160. */
  161. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  162. #define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  163. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  164. #define CFG_I2C_SLAVE 0x7F
  165. /*
  166. * EEPROM configuration
  167. */
  168. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  169. #define CFG_I2C_EEPROM_ADDR_LEN 1
  170. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  171. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
  172. /*
  173. * Flash configuration
  174. */
  175. #if defined(CONFIG_LITE5200B)
  176. #define CFG_FLASH_BASE 0xFE000000
  177. #define CFG_FLASH_SIZE 0x01000000
  178. #if !defined(CFG_LOWBOOT)
  179. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x01760000 + 0x00800000)
  180. #else /* CFG_LOWBOOT */
  181. #if defined(CFG_LOWBOOT08)
  182. # error CFG_LOWBOOT08 is incompatible with the Lite5200B
  183. #endif
  184. #if defined(CFG_LOWBOOT16)
  185. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x01060000)
  186. #endif
  187. #endif /* CFG_LOWBOOT */
  188. #else /* !CONFIG_LITE5200B (IceCube)*/
  189. #define CFG_FLASH_BASE 0xFF000000
  190. #define CFG_FLASH_SIZE 0x01000000
  191. #if !defined(CFG_LOWBOOT)
  192. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00740000 + 0x00800000)
  193. #else /* CFG_LOWBOOT */
  194. #if defined(CFG_LOWBOOT08)
  195. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000 + 0x00800000)
  196. #endif
  197. #if defined(CFG_LOWBOOT16)
  198. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
  199. #endif
  200. #endif /* CFG_LOWBOOT */
  201. #endif /* CONFIG_LITE5200B */
  202. #define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
  203. #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  204. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  205. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  206. #undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
  207. #if defined(CONFIG_LITE5200B)
  208. #define CFG_FLASH_CFI_DRIVER
  209. #define CFG_FLASH_CFI
  210. #define CFG_FLASH_BANKS_LIST {CFG_CS1_START,CFG_CS0_START}
  211. #endif
  212. /*
  213. * Environment settings
  214. */
  215. #define CFG_ENV_IS_IN_FLASH 1
  216. #define CFG_ENV_SIZE 0x10000
  217. #if defined(CONFIG_LITE5200B)
  218. #define CFG_ENV_SECT_SIZE 0x20000
  219. #else
  220. #define CFG_ENV_SECT_SIZE 0x10000
  221. #endif
  222. #define CONFIG_ENV_OVERWRITE 1
  223. /*
  224. * Memory map
  225. */
  226. #define CFG_MBAR 0xF0000000
  227. #define CFG_SDRAM_BASE 0x00000000
  228. #define CFG_DEFAULT_MBAR 0x80000000
  229. /* Use SRAM until RAM will be available */
  230. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  231. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  232. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  233. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  234. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  235. #define CFG_MONITOR_BASE TEXT_BASE
  236. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  237. # define CFG_RAMBOOT 1
  238. #endif
  239. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  240. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  241. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  242. /*
  243. * Ethernet configuration
  244. */
  245. #define CONFIG_MPC5xxx_FEC 1
  246. /*
  247. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  248. */
  249. /* #define CONFIG_FEC_10MBIT 1 */
  250. #define CONFIG_PHY_ADDR 0x00
  251. #if defined(CONFIG_LITE5200B)
  252. #define CONFIG_FEC_MII100 1
  253. #endif
  254. /*
  255. * GPIO configuration
  256. */
  257. #ifdef CONFIG_MPC5200_DDR
  258. #define CFG_GPS_PORT_CONFIG 0x90000004
  259. #else
  260. #define CFG_GPS_PORT_CONFIG 0x10000004
  261. #endif
  262. /*
  263. * Miscellaneous configurable options
  264. */
  265. #define CFG_LONGHELP /* undef to save memory */
  266. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  267. #if defined(CONFIG_CMD_KGDB)
  268. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  269. #else
  270. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  271. #endif
  272. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  273. #define CFG_MAXARGS 16 /* max number of command args */
  274. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  275. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  276. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  277. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  278. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  279. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  280. #if defined(CONFIG_CMD_KGDB)
  281. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  282. #endif
  283. /*
  284. * Various low-level settings
  285. */
  286. #if defined(CONFIG_MPC5200)
  287. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  288. #define CFG_HID0_FINAL HID0_ICE
  289. #else
  290. #define CFG_HID0_INIT 0
  291. #define CFG_HID0_FINAL 0
  292. #endif
  293. #if defined(CONFIG_LITE5200B)
  294. #define CFG_CS1_START CFG_FLASH_BASE
  295. #define CFG_CS1_SIZE CFG_FLASH_SIZE
  296. #define CFG_CS1_CFG 0x00047800
  297. #define CFG_CS0_START (CFG_FLASH_BASE + CFG_FLASH_SIZE)
  298. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  299. #define CFG_BOOTCS_START CFG_CS0_START
  300. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  301. #define CFG_BOOTCS_CFG 0x00047800
  302. #else /* IceCube aka Lite5200 */
  303. #ifdef CONFIG_MPC5200_DDR
  304. #define CFG_BOOTCS_START (CFG_CS1_START + CFG_CS1_SIZE)
  305. #define CFG_BOOTCS_SIZE 0x00800000
  306. #define CFG_BOOTCS_CFG 0x00047801
  307. #define CFG_CS1_START CFG_FLASH_BASE
  308. #define CFG_CS1_SIZE 0x00800000
  309. #define CFG_CS1_CFG 0x00047800
  310. #else /* !CONFIG_MPC5200_DDR */
  311. #define CFG_BOOTCS_START CFG_FLASH_BASE
  312. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  313. #define CFG_BOOTCS_CFG 0x00047801
  314. #define CFG_CS0_START CFG_FLASH_BASE
  315. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  316. #endif /* CONFIG_MPC5200_DDR */
  317. #endif /*CONFIG_LITE5200B */
  318. #define CFG_CS_BURST 0x00000000
  319. #define CFG_CS_DEADCYCLE 0x33333333
  320. #define CFG_RESET_ADDRESS 0xff000000
  321. /*-----------------------------------------------------------------------
  322. * USB stuff
  323. *-----------------------------------------------------------------------
  324. */
  325. #define CONFIG_USB_CLOCK 0x0001BBBB
  326. #define CONFIG_USB_CONFIG 0x00001000
  327. /*-----------------------------------------------------------------------
  328. * IDE/ATA stuff Supports IDE harddisk
  329. *-----------------------------------------------------------------------
  330. */
  331. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  332. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  333. #undef CONFIG_IDE_LED /* LED for ide not supported */
  334. #define CONFIG_IDE_RESET /* reset for ide supported */
  335. #define CONFIG_IDE_PREINIT
  336. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  337. #define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
  338. #define CFG_ATA_IDE0_OFFSET 0x0000
  339. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  340. /* Offset for data I/O */
  341. #define CFG_ATA_DATA_OFFSET (0x0060)
  342. /* Offset for normal register accesses */
  343. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  344. /* Offset for alternate registers */
  345. #define CFG_ATA_ALT_OFFSET (0x005C)
  346. /* Interval between registers */
  347. #define CFG_ATA_STRIDE 4
  348. #define CONFIG_ATAPI 1
  349. #endif /* __CONFIG_H */