JSE.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * (C) Copyright 2003 Picture Elements, Inc.
  3. * Stephen Williams <steve@icarus.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options for the JSE board
  30. * (Theoretically easy to change, but the board is fixed.)
  31. */
  32. #define CONFIG_JSE 1
  33. /* JSE has a PPC405GPr */
  34. #define CONFIG_405GP 1
  35. /* ... which is a 4xxx series */
  36. #define CONFIG_4xx 1
  37. /* ... with a 33MHz OSC. connected to the SysCLK input */
  38. #define CONFIG_SYS_CLK_FREQ 33333333
  39. /* ... with on-chip memory here (4KBytes) */
  40. #define CFG_OCM_DATA_ADDR 0xF4000000
  41. #define CFG_OCM_DATA_SIZE 0x00001000
  42. /* Do not set up locked dcache as init ram. */
  43. #undef CFG_INIT_DCACHE_CS
  44. /* Map the SystemACE chip (CS#1) here. (Must be a multiple of 1Meg) */
  45. #define CONFIG_SYSTEMACE 1
  46. #define CFG_SYSTEMACE_BASE 0xf0000000
  47. #define CONFIG_DOS_PARTITION 1
  48. /* Use the On-Chip-Memory (OCM) as a temporary stack for the startup code. */
  49. #define CFG_TEMP_STACK_OCM 1
  50. /* ... place INIT RAM in the OCM address */
  51. # define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR
  52. /* ... give it the whole init ram */
  53. # define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE
  54. /* ... Shave a bit off the end for global data */
  55. # define CFG_GBL_DATA_SIZE 128
  56. # define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  57. /* ... and place the stack pointer at the top of what's left. */
  58. # define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  59. /* Enable board_pre_init function */
  60. #define CONFIG_BOARD_PRE_INIT 1
  61. #define CONFIG_BOARD_EARLY_INIT_F 1
  62. /* Disable post-clk setup init function */
  63. #undef CONFIG_BOARD_POSTCLK_INIT
  64. /* Disable call to post_init_f: late init function. */
  65. #undef CONFIG_POST
  66. /* Enable DRAM test. */
  67. #define CFG_DRAM_TEST 1
  68. /* Enable misc_init_r function. */
  69. #define CONFIG_MISC_INIT_R 1
  70. /* JSE has EEPROM chips that are good for environment. */
  71. #undef CFG_ENV_IS_IN_NVRAM
  72. #undef CFG_ENV_IS_IN_FLASH
  73. #define CFG_ENV_IS_IN_EEPROM 1
  74. #undef CFG_ENV_IS_NOWHERE
  75. /* This is the 7bit address of the device, not including P. */
  76. #define CFG_I2C_EEPROM_ADDR 0x50
  77. /* After the device address, need one more address byte. */
  78. #define CFG_I2C_EEPROM_ADDR_LEN 1
  79. /* The EEPROM is 512 bytes. */
  80. #define CFG_EEPROM_SIZE 512
  81. /* The EEPROM can do 16byte ( 1 << 4 ) page writes. */
  82. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  83. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  84. /* Put the environment in the second half. */
  85. #define CFG_ENV_OFFSET 0x00
  86. #define CFG_ENV_SIZE 512
  87. /* The JSE connects UART1 to the console tap connector. */
  88. #define CONFIG_UART1_CONSOLE 1
  89. /* Set console baudrate to 9600 */
  90. #define CONFIG_BAUDRATE 9600
  91. /* Size (bytes) of interrupt driven serial port buffer.
  92. * Set to 0 to use polling instead of interrupts.
  93. * Setting to 0 will also disable RTS/CTS handshaking.
  94. */
  95. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  96. /*
  97. * Configuration related to auto-boot.
  98. *
  99. * CONFIG_BOOTDELAY sets the delay (in seconds) that U-Boot will wait
  100. * before resorting to autoboot. This value can be overridden by the
  101. * bootdelay environment variable.
  102. *
  103. * CONFIG_AUTOBOOT_PROMPT is the string that U-Boot emits to warn the
  104. * user that an autoboot will happen.
  105. *
  106. * CONFIG_BOOTCOMMAND is the sequence of commands that U-Boot will
  107. * execute to boot the JSE. This loads the uimage and initrd.img files
  108. * from CompactFlash into memory, then boots them from memory.
  109. *
  110. * CONFIG_BOOTARGS is the arguments passed to the Linux kernel to get
  111. * it going on the JSE.
  112. */
  113. #define CONFIG_BOOTDELAY 5
  114. #define CONFIG_BOOTARGS "root=/dev/ram0 init=/linuxrc rw"
  115. #define CONFIG_BOOTCOMMAND "fatload ace 0 2000000 uimage; fatload ace 0 2100000 initrd.img; bootm 2000000 2100000"
  116. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  117. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  118. #define CONFIG_MII 1 /* MII PHY management */
  119. #define CONFIG_PHY_ADDR 1 /* PHY address */
  120. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  121. CFG_CMD_DHCP | \
  122. CFG_CMD_EEPROM | \
  123. CFG_CMD_ELF | \
  124. CFG_CMD_FAT | \
  125. CFG_CMD_FLASH | \
  126. CFG_CMD_IRQ | \
  127. CFG_CMD_MII | \
  128. CFG_CMD_NET | \
  129. CFG_CMD_PCI | \
  130. CFG_CMD_PING )
  131. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  132. #include <cmd_confdefs.h>
  133. /* watchdog disabled */
  134. #undef CONFIG_WATCHDOG
  135. /* SPD EEPROM (sdram speed config) disabled */
  136. #undef CONFIG_SPD_EEPROM
  137. #undef SPD_EEPROM_ADDRESS
  138. /*
  139. * Miscellaneous configurable options
  140. */
  141. #define CFG_LONGHELP /* undef to save memory */
  142. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  143. #define CFG_HUSH_PARSER /* use "hush" command parser */
  144. #ifdef CFG_HUSH_PARSER
  145. #define CFG_PROMPT_HUSH_PS2 "> "
  146. #endif
  147. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  148. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  149. #else
  150. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  151. #endif
  152. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  153. #define CFG_MAXARGS 16 /* max number of command args */
  154. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  155. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  156. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  157. /*
  158. * If CFG_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  159. * If CFG_405_UART_ERRATA_59, then UART divisor is 31.
  160. * Otherwise, UART divisor is determined by CPU Clock and CFG_BASE_BAUD value.
  161. * The Linux BASE_BAUD define should match this configuration.
  162. * baseBaud = cpuClock/(uartDivisor*16)
  163. * If CFG_405_UART_ERRATA_59 and 200MHz CPU clock,
  164. * set Linux BASE_BAUD to 403200.
  165. */
  166. #undef CFG_EXT_SERIAL_CLOCK /* external serial clock */
  167. #undef CFG_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  168. #define CFG_BASE_BAUD 691200
  169. /* The following table includes the supported baudrates */
  170. #define CFG_BAUDRATE_TABLE \
  171. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
  172. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  173. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  174. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  175. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  176. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  177. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  178. #define CFG_I2C_SLAVE 0x7F
  179. /*-----------------------------------------------------------------------
  180. * PCI stuff
  181. *-----------------------------------------------------------------------
  182. */
  183. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  184. #define PCI_HOST_FORCE 1 /* configure as pci host */
  185. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  186. #define CONFIG_PCI /* include pci support */
  187. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  188. #undef CONFIG_PCI_PNP /* do pci plug-and-play */
  189. /* resource configuration */
  190. #define CFG_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
  191. #define CFG_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
  192. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  193. #define CFG_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  194. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  195. #define CFG_PCI_PTM2LA 0x00000000 /* disabled */
  196. #define CFG_PCI_PTM2MS 0x00000000 /* disabled */
  197. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  198. /*-----------------------------------------------------------------------
  199. * External peripheral base address
  200. *-----------------------------------------------------------------------
  201. */
  202. #undef CONFIG_IDE_LED /* no led for ide supported */
  203. #undef CONFIG_IDE_RESET /* no reset for ide supported */
  204. #define CFG_KEY_REG_BASE_ADDR 0xF0100000
  205. #define CFG_IR_REG_BASE_ADDR 0xF0200000
  206. #define CFG_FPGA_REG_BASE_ADDR 0xF0300000
  207. /*-----------------------------------------------------------------------
  208. * Start addresses for the final memory configuration
  209. * (Set up by the startup code)
  210. * Please note that CFG_SDRAM_BASE _must_ start at 0
  211. */
  212. #define CFG_SDRAM_BASE 0x00000000
  213. #define CFG_FLASH_BASE 0xFFF80000
  214. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  215. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  216. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  217. /*
  218. * For booting Linux, the board info and command line data
  219. * have to be in the first 8 MB of memory, since this is
  220. * the maximum mapped by the Linux kernel during initialization.
  221. */
  222. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  223. /*-----------------------------------------------------------------------
  224. * FLASH organization
  225. */
  226. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  227. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  228. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  229. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  230. /*-----------------------------------------------------------------------
  231. * Cache Configuration
  232. */
  233. #define CFG_DCACHE_SIZE 16384 /* For AMCC 405GPr CPUs */
  234. #define CFG_CACHELINE_SIZE 32 /* ... */
  235. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  236. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  237. #endif
  238. /*
  239. * Init Memory Controller:
  240. *
  241. * BR0/1 and OR0/1 (FLASH)
  242. */
  243. #define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
  244. #define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
  245. /* Configuration Port location */
  246. #define CONFIG_PORT_ADDR 0xF0000500
  247. /*
  248. * Internal Definitions
  249. *
  250. * Boot Flags
  251. */
  252. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  253. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  254. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  255. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  256. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  257. #endif
  258. #endif /* __CONFIG_H */